Description
The PI2127 Cool-ORing® is a complete full-function Active ORing solution with a high-speed ORing MOSFET controller and a very low on-state resistance MOSFET designed for use in redundant power system architectures. The PI2127 Cool-ORing solution is offered in an extremely small, thermally enhanced 7mm x 8mm LGA package and can be used in high side, medium voltage Active ORing applications. The PI2127 enables extremely low power loss with fast dynamic response to fault conditions, critical for high availability systems.

The PI2127, with its 8.5mΩ internal MOSFET provides very high efficiency and low power loss during steady state operation, while achieving high-speed turn-off of the internal MOSFET during input power source fault conditions that cause reverse current flow. The PI2127 provides an active low fault flag output to the system during reverse current, excessive forward over-current and UVLO fault conditions.

Features
- Integrated High Performance 12A, 8.5mΩ MOSFET
- Very small, high density fully-optimized solution with simple PCB layout
- Fast dynamic response to power source failures, with 80ns reverse current turn-off delay time
- Accurate sensing capability to indicate system fault conditions (-6mV reverse threshold)
- Internal charge pump
- Active low fault flag output

Applications
- N+1 Redundant Power Systems
- Servers & High End Computing
- Telecom Systems
- High-side Active ORing

Package Information
The PI2127 is offered in the following package:
- 17-pin 7mm x 8mm thermally enhanced LGA package, achieving <10°C/W RθJ-PCB

Typical Application:

![PI2127 High Side Active ORing](image1)

**Figure 1**: PI2127 High Side Active ORing

![PI2127 response time to an input short fault condition](image2)

**Figure 2**: PI2127 response time to an input short fault condition
### Pin Description

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Pin Number</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>NC</td>
<td>1, 3, 5, 7</td>
<td><strong>Not Connected:</strong> Leave pins floating.</td>
</tr>
<tr>
<td>PG</td>
<td>2</td>
<td><strong>Control Circuitry Return:</strong> This pin is the floating return path for the controller circuitry. Connect this pin via a resistor to the low side return (ground).</td>
</tr>
<tr>
<td>( \overline{FT} )</td>
<td>4</td>
<td><strong>Fault Status Output:</strong> This open collector pin pulls low to indicate one of the several potential fault conditions may exist. The Fault pin will pull low after a reverse or forward fault has been detected with a defined delay time ( (8,\mu s) ). In addition, the ( \overline{FT} ) pin will pull low when the controller input voltage is below the VC under-voltage threshold ( V_{S-PG} &lt; 7V ) ( (V_{SUVR}) ). When ( V_{S-PG} &gt; 7.15V ) ( (V_{SUVR}) ) and ( 6mV &lt; V_{SP-SN} &lt; 275mV ) this pin clears (High). Leave this pin open if unused.</td>
</tr>
<tr>
<td>GND</td>
<td>6</td>
<td><strong>( \overline{FT} ) Return:</strong> This pin is the return (ground) for the open collector fault circuitry. Connect this pin to logic ground.</td>
</tr>
<tr>
<td>SN</td>
<td>8</td>
<td><strong>Negative Sense Input:</strong> Connect SN pin to the trace between D pin (outside of the PI2127 footprint) and the output load. The polarity of the voltage difference between SP and SN provides an indication of current flow direction through the MOSFET.</td>
</tr>
<tr>
<td>D</td>
<td>9, 10, 11, 17</td>
<td><strong>Drain:</strong> The Drain of the internal N-channel MOSFET and fault level shift circuit. Connect this pin to the output load.</td>
</tr>
<tr>
<td>S</td>
<td>12, 13, 14, 16</td>
<td><strong>Source:</strong> The source of the internal N-channel MOSFET and bias for the control circuitry. Connect this pin to the input power source bus voltage.</td>
</tr>
<tr>
<td>SP</td>
<td>15</td>
<td><strong>Positive Sense Input:</strong> Connect SP pin to the trace between S pin (outside of the PI2127 footprint) and the input source. The polarity of the voltage difference between SP and SN provides an indication of current flow direction through the MOSFET.</td>
</tr>
</tbody>
</table>

### Package Pin-Out

![Package Pin-Out Diagram](Image)
Absolute Maximum Ratings

Note: Unless otherwise specified, all voltage nodes are referenced to “PG”

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Drain-to-Source Voltage (V_{DS})</td>
<td>V_{DS}</td>
<td>0.3</td>
<td>13</td>
<td>60</td>
<td>V</td>
<td>-40°C &lt; T_J &lt; 125°C, V_{S-PG} = 10.5V, V_{PG} = V_{GND} = 0V, V_{D} = V_{S}</td>
</tr>
<tr>
<td>Source Current (I_s) Continuous</td>
<td>I_s</td>
<td>0.001</td>
<td>0.002</td>
<td>0.003</td>
<td>A</td>
<td>Normal operation, no fault</td>
</tr>
<tr>
<td>Source Current (I_s) Pulsed (10μs)</td>
<td>I_{SP}</td>
<td>0.005</td>
<td>0.01</td>
<td>0.02</td>
<td>A</td>
<td>Normal operation, no fault</td>
</tr>
<tr>
<td>Source Current (I_s) Pulsed (300ns)</td>
<td>I_{SP}</td>
<td>0.005</td>
<td>0.01</td>
<td>0.02</td>
<td>A</td>
<td>Normal operation, no fault</td>
</tr>
<tr>
<td>Single Pulse Avalanche Current (T_{AV}&lt;11μs)</td>
<td>I_{SP}</td>
<td>0.005</td>
<td>0.01</td>
<td>0.02</td>
<td>A</td>
<td>Normal operation, no fault</td>
</tr>
<tr>
<td>Junction-to-Ambient Thermal Resistance (R_{J-A})</td>
<td>R_{J-A}</td>
<td>45</td>
<td></td>
<td></td>
<td>°C/W</td>
<td>-40°C &lt; T_J &lt; 125°C, V_{S-PG} = 10.5V, V_{PG} = V_{GND} = 0V, V_{D} = V_{S}</td>
</tr>
<tr>
<td>Junction-to-PCB Thermal Resistance (R_{J-PCB})</td>
<td>R_{J-PCB}</td>
<td>10</td>
<td></td>
<td></td>
<td>°C/W</td>
<td>-40°C &lt; T_J &lt; 125°C, V_{S-PG} = 10.5V, V_{PG} = V_{GND} = 0V, V_{D} = V_{S}</td>
</tr>
</tbody>
</table>

Electrical Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Control Circuit Supply (S to PG)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>-40°C &lt; T_J &lt; 125°C, V_{S-PG} = 10.5V, V_{PG} = V_{GND} = 0V, V_{D} = V_{S}</td>
</tr>
<tr>
<td>Operating Supply Range</td>
<td>V_{S-PG}</td>
<td>8.5</td>
<td>10.5</td>
<td>V</td>
<td>No VC limiting Resistor</td>
<td></td>
</tr>
<tr>
<td>Quiescent Current</td>
<td>I_{VC}</td>
<td>1.5</td>
<td>2.0</td>
<td>mA</td>
<td>Normal operation, no fault</td>
<td></td>
</tr>
<tr>
<td>Clamp Voltage</td>
<td>V_{S-CLM}</td>
<td>11</td>
<td>11.7</td>
<td>12.5</td>
<td>V</td>
<td>I_s=3mA</td>
</tr>
<tr>
<td>Clamp Resistance</td>
<td>R_s</td>
<td>10</td>
<td></td>
<td>Ω</td>
<td>Delta I_s=10mA</td>
<td></td>
</tr>
<tr>
<td>Under-Voltage Rising Threshold</td>
<td>V_{SVUR}</td>
<td>6.1</td>
<td>7.15</td>
<td>8.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Under-Voltage Falling Threshold</td>
<td>V_{SUVF}</td>
<td>6</td>
<td>7.00</td>
<td>7.9</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Under-Voltage Hysteresis</td>
<td>V_{SVU-HS}</td>
<td>100</td>
<td>150</td>
<td>200</td>
<td>mV</td>
<td></td>
</tr>
</tbody>
</table>
## Electrical Specifications

Unless otherwise specified: \(-40°C < T_j < 125°C, V_{S-PG}=10.5V, V_{PG}=V_{GND}=0V, V_D=V_S\)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>DIFFERENTIAL AMPLIFIER AND COMPARATORS</strong> (Continued)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Common Mode Input Voltage</td>
<td>$V_{CM}$</td>
<td>-3</td>
<td>3</td>
<td>V</td>
<td>SP to S and SN to S</td>
<td></td>
</tr>
<tr>
<td>Differential Operating Input Voltage(^{(1)})</td>
<td>$V_{SP-SN}$</td>
<td>-80</td>
<td>400</td>
<td>mV</td>
<td>SP-SN</td>
<td></td>
</tr>
<tr>
<td>SP Input Bias Current</td>
<td>$I_{SP}$</td>
<td>35</td>
<td>55</td>
<td>75</td>
<td>μA</td>
<td>$V_{SP} = V_{SN} = V_S$</td>
</tr>
<tr>
<td>SN Input Bias Current</td>
<td>$I_{SN}$</td>
<td>35</td>
<td>55</td>
<td>75</td>
<td>μA</td>
<td>$V_{SP} = V_{SN} = V_S$</td>
</tr>
<tr>
<td>SN Current During Fault Condition(^{(3)})</td>
<td>$I_{SN-FLT}$</td>
<td>5</td>
<td>7.5</td>
<td>mA</td>
<td>$V_{SN} = 60V$, $V_{SP} = V_S = V_D = 0V$</td>
<td></td>
</tr>
<tr>
<td>MOSFET Turn On Threshold</td>
<td>$V_{FET-ON}$</td>
<td>+1</td>
<td>+6</td>
<td>+11</td>
<td>mV</td>
<td>$V_{SP-PG} = 10.5V$, @ 25°C</td>
</tr>
<tr>
<td>Reverse Comparator Threshold</td>
<td>$V_{RVS-TH}$</td>
<td>-11</td>
<td>-6</td>
<td>-2</td>
<td>mV</td>
<td>$V_{SP-PG} = 10.5V$, @ 25°C</td>
</tr>
<tr>
<td>Reverse to On Hysteresis</td>
<td>$V_{RVS-HY}$</td>
<td>10</td>
<td>12</td>
<td>14</td>
<td>mV</td>
<td>$V_{SP-PG} = 10.5V$, @ 25°C</td>
</tr>
<tr>
<td>Reverse Fault to MOSFET Turn-off Time</td>
<td>$t_{RVS}$</td>
<td>80</td>
<td>150</td>
<td>ns</td>
<td>$V_{SP-SN} = ± 50mV$ step</td>
<td></td>
</tr>
<tr>
<td>Forward Comparator Threshold</td>
<td>$V_{FWD-TH}$</td>
<td>250</td>
<td>275</td>
<td>300</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>Forward Comparator Hysteresis</td>
<td>$V_{FWD-HY}$</td>
<td>15</td>
<td>25</td>
<td>35</td>
<td>mV</td>
<td></td>
</tr>
</tbody>
</table>

### Internal N-Channel MOSFET

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Drain-to-Source Breakdown Voltage</td>
<td>$BV_{DSS}$</td>
<td>60</td>
<td></td>
<td>V</td>
<td>$V_S=V_{GND}=V_{FT}=V_S=0V$, $I_D=2mA$, $T_j=25°C$; $V_{SN}=10.5V$</td>
<td></td>
</tr>
<tr>
<td>Source Current Continuous</td>
<td>$I_S$</td>
<td>12</td>
<td></td>
<td>A</td>
<td>In ON state, $T_j=25°C$</td>
<td></td>
</tr>
<tr>
<td>D Pin Current During Fault (^{(3)}) (including level-shift circuitry)</td>
<td>$I_{D-FLT}$</td>
<td>4</td>
<td></td>
<td>mA</td>
<td>$V_D=60V$; $V_{GND}=V_{FT}=V_S=V_{SP}=0V$, $T_j=25°C$, $V_{SN}=10.5V$</td>
<td></td>
</tr>
<tr>
<td>Drain-to-Source On Resistance</td>
<td>$R_{DSon}$</td>
<td>8.5</td>
<td>11</td>
<td>mΩ</td>
<td>In ON state, $I_S=10A$, $T_j=25°C$</td>
<td></td>
</tr>
<tr>
<td>Body Diode Forward Voltage</td>
<td>$V_{F-BD}$</td>
<td>0.75</td>
<td>1.0</td>
<td>V</td>
<td>In OFF state, $I_S=4A$, $T_j=25°C$</td>
<td></td>
</tr>
</tbody>
</table>

### Fault

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fault Output Low Voltage</td>
<td>$V_{FT}$</td>
<td>0.2</td>
<td>0.5</td>
<td>V</td>
<td>$I_{FT}=2mA$, $V_{S-PG} \geq 4.5V$</td>
<td></td>
</tr>
<tr>
<td>Fault Output High, Leakage Current</td>
<td>$I_{FT}$</td>
<td>10</td>
<td></td>
<td>μA</td>
<td>$V_{FT}=14V$</td>
<td></td>
</tr>
<tr>
<td>Fault Delay time</td>
<td>$T_{FT-DLY}$</td>
<td>4</td>
<td>8</td>
<td>16</td>
<td>μs</td>
<td>$V_{SP-SN} = ± 50mV$ step</td>
</tr>
</tbody>
</table>

**Note 1:** These parameters are not production tested but are guaranteed by design, characterization, and correlation with statistical process control.

**Note 2:** Current sourced by a pin is reported with a negative sign.

**Note 3:** Current flow during input short fault condition. See the Fault Circuit description in the Application Information section for more detail.
Functional Description:

The PI2127 integrated Cool-ORing product takes advantage of two different technologies combining an 8.5mΩ on-state resistance ($R_{DS(on)}$) N-channel MOSFET with high density control circuitry. This combination provides superior density, minimizing PCB space to achieve an ideal ORing diode function, significantly reducing power dissipation and eliminating the need for heat sinking, while minimizing design complexity.

The PI2127’s 8.5mΩ on-state resistance MOSFET used in the conduction path enables a dramatic reduction in power dissipation versus the performance of a diode used in conventional ORing applications due to its high forward voltage drop. Due to the inherent characteristics of the MOSFET, current will flow in the forward and reverse directions while the gate remains above the gate threshold voltage. Ideal ORing applications should not allow reverse current flow, so the controller has to be capable of very fast and accurate detection of reverse current caused by input power source failures, and very fast turn off of the gate of the MOSFET. Once the gate voltage falls below the gate threshold, the MOSFET is off and the body diode will be reverse biased preventing reverse current flow and subsequent excessive voltage droop on the redundant bus.

Differential Amplifier:

The PI2127 integrates a high-speed low offset voltage differential amplifier to sense the difference between the Sense Positive (SP) pin voltage and Sense Negative (SN) pin voltage with high sensitivity to fault current. The amplifier output is connected to the Reverse and Forward comparators.

Reverse Current Comparator: RVS

The reverse current comparator provides the critical function in the controller, detecting negative voltage caused by reverse current. Gate drive is enabled when SP is 6mV higher than SN. When the SN pin is 6mV higher than the SP pin, the reverse comparator will force the gate discharge circuit to turn off the MOSFET in typically 80ns and assert the Fault (\(F_T\)) low to report a fault condition.

The reverse comparator will hold the gate low until the SP pin is 6mV higher than the SN pin. The reverse comparator hysteresis is shown in Figure 3.

![Figure 3: Reverse comparator hysteresis: $V_{SP} - V_{SN}$](image)

Forward Voltage Comparator: FWD

The FWD comparator detects when a forward voltage condition exists and SP is above 275mV (typical) positive with respect to SN. When SP-SN is more than 275mV, the FWD comparator will assert the Fault (\(F_T\)) low to report a fault condition.

Internal Voltage Regulator:

The PI2127 control circuitry and the gate driver are biased through the S pin. An internal regulator clamps the S voltage ($V_{S-PG}$) to 11.7V. The internal regulator circuit has a comparator to monitor S input with respect to the PG pin and pulls the MOSFET GATE low when $V_{S-PG}$ is lower than the Under-Voltage Threshold.

Fault Indication: \(F_T\)

The \(F_T\) pin is an open collector NPN that will be pulled low during following fault conditions.

<table>
<thead>
<tr>
<th>Typical Condition</th>
<th>Indication of possible faults</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 Reverse: $V_{SP}-V_{SN}$ ≤ -6mV</td>
<td>Input supply shorted (MOSFET turned OFF)</td>
</tr>
<tr>
<td>2 Forward: $V_{SP}-V_{SN}$ ≥ +275mV</td>
<td>Open FET, Gate short, Gate open, or High current (MOSFET turned ON)</td>
</tr>
<tr>
<td>3 Forward $V_{SP}-V_{SN}$ ≤ +6mV</td>
<td>Shorted FET on power-up (MOSFET turned OFF)</td>
</tr>
<tr>
<td>4 UVLO 4.5V &lt; $V_{S-PG}$&lt;7.15V</td>
<td>Controller not ready (MOSFET turned OFF)</td>
</tr>
</tbody>
</table>
Figure 4: PI2127 Internal Block Diagram

Figure 5: PI2127 State Diagram
Figure 6: PI2127 Timing Diagram.
Typical Characteristics:

**Figure 7:** Controller bias current vs. temperature

**Figure 8:** Reverse comparator threshold vs. temperature.

**Figure 9:** Reverse Fault to MOSFET Turn-off Response Time vs. temperature.

**Figure 10:** Internal MOSFET drain to source breakdown voltage vs. temperature.

**Figure 11:** Internal MOSFET on-state resistance vs. temperature.

**Figure 12:** Internal MOSFET source to drain diode forward voltage (pulsed ≤300µs).
Thermal Characteristics:

**Figure 13:** MOSEFT Junction Temperature vs. Input Current for a given ambient temperature (0LFM)

**Figure 14:** PI2127 input current de-rating based on the MOSFET maximum $T_J=150^\circ$C vs. ambient temperature

**Figure 15:** PI2127 mounted on PI2127-EVAL1 Thermal Image picture, $I_{out}=12$A, $T_A=25^\circ$C, Air Flow=0LFM

**Figure 16:** MOSFET Junction Temperature vs. Input Current for a given ambient temperature (200LFM)

**Figure 17:** PI2127 input current de-rating vs. PCB temperature, for the MOSFET maximum $T_J$ at 125°C and 150°C

**Figure 18:** PI2127 mounted on PI2127-EVAL1 Thermal Image picture, $I_{out}=10$A, $T_A=25^\circ$C, Air Flow=200LFM
**Application Information**

The PI2127 is designed to replace high side ORing diodes in high current, medium voltage redundant power architectures. Replacing a traditional diode with a PI2127 will result in significant power dissipation reduction as well as board space reduction, efficiency improvement and additional protection features.

This section describes in detail the procedure to follow when designing with the PI2127 Active ORing solution.

**Control Circuitry Bias:**

The PI2127 control circuitry and the gate driver for the internal MOSFET are biased through the S pin. An internal regulator clamps the S pin voltage \( V_{S\text{-PG}} \) to 11.7V typically.

A bias resistor \( R_{PG} \) is required if the voltage at the S pin is higher than the minimum Voltage Clamp \( V_{S\text{-CLM}} \). \( R_{PG} \) should be connected between PG pin and ground \( (V_S \text{ return}) \).

Minimize the resistor value for low S voltage levels to avoid a voltage drop that may reduce \( V_{S\text{-PG}} \) lower than required.

Select the value of \( R_{PG} \) using the following equations:

\[
R_{PG} = \frac{V_{S\text{-min}} - V_{S\text{-PGMax}}}{I_{VC\text{ max}} + 0.1mA}
\]

R\(_{PG}\) maximum power dissipation:

\[
P_{d_{RPG}} = \frac{(V_{S\text{-max}} - V_{S\text{-PGMin}})^2}{R_{PG}}
\]

Where:

- \( V_{S\text{-min}} \): S pin minimum applied voltage
- \( V_{S\text{-max}} \): S pin maximum applied voltage
- \( V_{S\text{-PGMax}} \): Controller maximum clamp voltage, 12.5V
- \( V_{S\text{-PGMin}} \): Controller minimum clamp voltage, 11.7V

---

**Figure 19:** Plot of PI2127 response time to reverse current detection
$V_{S-PG\text{Min}}$ : Controller minimum clamp voltage, 11V

$I_{VC\text{max}}$ : Controller maximum bias current, use 2.0mA

0.1mA : 0.1mA is added for margin

Example:

$40V < V_{S-PG} < 50V$

$$R_{PG} = \frac{V_{S\text{min}} - V_{S-PG\text{Max}}}{I_{C\text{max}} + 0.1mA} = \frac{40V - 12.5V}{2.1mA} = 13.1k\Omega$$

$$PdR_{PG} = \left(\frac{V_{S\text{max}} - V_{S-PG\text{Min}}}{R_{PG}}\right)^2 = \left(\frac{50V - 11V}{13.1k\Omega}\right)^2 = 116mW$$

**Alternative Bias Circuit with Device Enable:**

**Constant current circuit**

In a wide operating input voltage range the size of $R_{PG}$ may become large to support power dissipation. A simple constant current circuit can be used instead of $R_{PG}$ to reduce power dissipation and can be used as a device enable.

As shown in Figure 20, the constant current circuit consists of an NPN transistor (Q1), Zener diode $D_Z$, current limit resistor ($R_{LIMIT}$) and Zener bias resistor ($R_Z$). $R_{LIMIT}$ and $R_Z$ can be very low power resistors and Q1 is a signal transistor where its Collector-Emitter Voltage ($V_{CEO}$) is equal or greater than the input operating voltage and supports 2.5mA at the operating input voltage.

**Figure 20:** Constant current bias circuit

Pulling the Q1 base (EN) to the system return (RTN) will turn off the transistor and the controller return (PG pin) will float and eventually the MOSFET will be turned off. An open collector device can be used to enable and disable the PI2127.

The constant current circuit should guarantee current greater than the PI2127 maximum Quiescent current ($I_{VC}$), 2.0mA.

$R_{LIMIT}$ can be calculated from the following equation:

$$R_{LIMIT} = \frac{V_{Z\text{MIN}} - V_{BE\text{ (on)}}}{I_{VC\text{ MAX}}}$$

Where:

$V_{Z\text{MIN}}$ : Minimum Zener diode voltage

$V_{BE\text{ (on)}}$ : Q1 Base-Emitter On maximum voltage, for default use $V_{BE\text{ (on)}} = 0.7V$

**Zener Diode Selection:**

Select a Zener diode with a low reverse current requirement to minimize $R_Z$. Zener diodes with higher break down voltage will have lower reverse current and reduce Q1 collector current variation. Zener diodes with a breakdown voltage of 6V and higher will require low bias current for accurate voltage breakdown.

$R_Z$ maximum value can be calculated with the following equation:

$$R_Z = \frac{V_{in\text{MIN}} - V_{Z\text{MAX}}}{I_Z + I_{B\text{MAX}}}$$

Where:

$V_{in\text{MIN}}$ : Min input voltage

$V_{Z\text{MAX}}$ : Zener diode maximum breakdown voltage

$I_Z$ : Zener diode required reverse current

$I_{B\text{MAX}}$ : Q1 required maximum base current which calculated from the following equation:

$$I_{B\text{MAX}} = \frac{I_{C\text{MAX}}}{h_{FE\text{MIN}}}$$

$I_{C\text{MAX}}$ : Q1 maximum expected collector current.

$h_{FE\text{MIN}}$ : Q1 minimum gain.

**Internal N-Channel MOSFET $BVDSS$:**

The PI2127’s internal N-Channel MOSFET breakdown voltage ($BVDSS$) is rated for 60V at 25°C and will degrade to 55.5V at -40°C, refer to Figure 10. Drain to source voltage should not exceed $BVDSS$ in nominal operation. During a fast switching transient the MOSFET can tolerate voltages higher than its $BVDSS$ rating under avalanche conditions, refer to the Absolute Maximum Ratings table.

In Active ORing applications when one of the input power sources is shorted, a large reverse current is
sourced from the load through the MOSFET. Depending on the output impedance of the system and the parasitic inductance, the reverse current in the MOSFET may exceed the source pulsed current rating (150A) just before the PI2127 MOSFET is turned off.

The peak current during an input short condition is calculated as follows, assuming that the output has very low impedance and it is not a limiting factor:

\[ I_{\text{PEAK}} = \frac{V_S \cdot t_{\text{RVS}}}{L_{\text{PARASITIC}}} \]

Where:
- \( I_{\text{PEAK}} \): Peak current in PI2127 MOSFET before it is turned off.
- \( V_S \): Input voltage or load voltage at S pin before input short condition did occur.
- \( t_{\text{RVS}} \): Reverse fault to MOSFET turn-off time.
- \( L_{\text{PARASITIC}} \): Circuit parasitic inductance

The high peak current during an input short and before the MOSFET turns off, stores energy in the circuit parasitic inductance, and as soon as the MOSFET turns off, the stored energy will be released and this will produce a high negative voltage and ringing at the MOSFET source. At the same time the energy stored at the drain side of the internal MOSFET will be released and produce a voltage higher than the load voltage. This event will create a high voltage difference between the drain and source of the MOSFET. **The MOSFET will avalanche, but this avalanche will not affect the MOSFET performance because the PI2127 has a fast response time to the input fault condition and the stored energy will be well below the MOSFET avalanche capability.**

MOSFET avalanche during input short is calculated as follows:

\[ E_{\text{AS}} = \frac{1}{2} \cdot \frac{1.3 \cdot BV_{\text{DSS}}}{1.3 \cdot BV_{\text{DSS}} - V_S} \cdot L_{\text{PARASITIC}} \cdot I_{\text{PEAK}}^2 \]

Where:
- \( E_{\text{AS}} \): Avalanche energy
- \( BV_{\text{DSS}} \): MOSFET breakdown voltage (60V)

Power dissipation:
In Active ORing circuits the MOSFET is always on in steady state operation and the power dissipation is derived from the total source current and the on-state resistance of the MOSFET.

The PI2127 internal MOSFET power dissipation can be calculated with the following equation:

\[ Pd_{\text{MOSFET}} = I_S^2 \cdot R_{DS(on)} \]

Where:
- \( I_S \): Source Current
- \( Pd_{\text{MOSFET}} \): MOSFET power dissipation
- \( R_{DS(on)} \): MOSFET on-state resistance

Note: For the worst case condition, calculate with maximum rated \( R_{DS(on)} \) at the MOSFET maximum operating junction temperature because \( R_{DS(on)} \) is temperature dependent. Refer to Figure 11 for normalized \( R_{DS(on)} \) values over temperature. The PI2127 maximum \( R_{DS(on)} \) at 25°C is 11mΩ and will increase by 43% at 125°C junction temperature.

The Junction Temperature rise is a function of power dissipation and thermal resistance.

\[ Trise = R_{BA} \cdot Pd_{\text{MOSFET}} = R_{BA} \cdot I_S^2 \cdot R_{DS(on)} \]

Where:
- \( R_{BA} \): Junction-to-Ambient thermal resistance (45°C/Watt)

This may require iteration to get to the final junction temperature. Figure 13 and Figure 16 show the PI2127 internal MOSFET final junction temperature curves versus conducted current at maximum \( R_{DS(on)} \), given ambient temperatures and air flow.

**Fault Circuit:**
\( \overline{F_T} \) is an open collector pin and should be pulled up to the logic voltage via a resistor (10KΩ).

An internal level shift circuit is implemented to change the PI2127 controller fault output reference from the PG pin voltage level to the GND pin voltage level. The level shift circuit is biased from the DI pin to stay active when the bias voltage at S pin is not available. In the event of an input short fault condition, the S pin will be pulled low (ground) and the PI2127 control circuit will lose its bias voltage. If the output voltage is supplied from a redundant source, then the level shifter stays biased and the \( \overline{F_T} \) pin will be pulled low to indicate that the MOSFET is in the OFF condition.

During start-up and before the output voltage is established, the \( \overline{F_T} \) pin will be floating until the approximately 4.5V is present at the S pin or at D pin. Thereafter the \( \overline{F_T} \) pin is pulled low and stays low until the PI2127 controller bias voltage \( V_{S-PG} \) increases above the controller Under-Voltage Threshold (\( V_{SUVR} \)) and no fault conditions are present. Once this
happens, the MOSFET is turned on and the $\overline{FT}$ pin will be high resistance to indicate that the MOSFET is in $R_{DS(on)}$ with no fault conditions existing.

Note that in case of an input fault condition, where the S pin is at ground and the output (D pin and SN pin) are at a high voltage there will be two current paths, one path from D pin to GND and the other path from SN pin to SP.

The current path from D pin to GND and S pins is due to the level shift circuit and will draw current from the output as a function of the voltage between D pin and GND ($V_{D-GND}$) based on the following equation:

$$I_{D-FLT} = \frac{V_{D-GND} - 0.5V}{15k\Omega}$$

Where:
- $I_{D-FLT}$: Maximum D pin current during input short fault condition
- $V_{D-GND}$: Voltage difference between the D pin and ground.

The current path from SN pin to S pin is a function of the SN voltage based on the following equation:

$$I_{SN-FLT} = \frac{V_{SN-GND} - 12V}{R_{PAR}}$$

Where:
- $I_{SN-FLT}$: SN current during input short fault condition
- $V_{SN-GND}$: Voltage difference between SN pin (or load voltage) and ground.
- $R_{PAR}$: Resistance of the internal path, 10K$\Omega$ typical and 8K$\Omega$ minimum

The level shift circuit worst case power dissipation during input short is:

$$Pd = \frac{(V_{D-GND} - 0.5V)^2}{15k\Omega}$$

The thermal resistance and power dissipation of the level shift circuit will limit the voltage applied at the D pin during a shorted input condition. When the PCB temperature exceeds 110°C, the applied voltage must be derated according to Figure 21. The plot in Figure 21 is calculated using the worst case power dissipation during an input short with $R_{\theta J-PCB}$ = 100°C/W.

![Figure 21: Level shift circuit applied voltage de-rating (valid during an input short fault condition as a function of PCB Temperature)](image)
Typical Application Example:

Requirement:
Redundant Bus Voltage = 40V ±5V
Maximum Load Current = 9A (assume through each redundant path)
Maximum Ambient Temperature = 60°C, no air flow (0LFM)
The current flow parasitic inductance for each ORing device is 60nH.

Solution:
A single PI2127 for each redundant 40V power source should be used, configured as shown in the circuit schematic in Figure 23.

\[ R_{PG} \text{ selection:} \]

\[ 35V < V_{S-PG} < 45V \]

\[ R_{PG} = \frac{V_{S_{min}} - V_{S-PG_{max}}}{IC_{max} + 0.1mA} = \frac{35V - 12.5V}{2.1mA} = 10.71k\Omega \]

The closest 1% resistor available is 10.5kΩ

\[ PdR_{PG} = \frac{(V_{S_{max}} - V_{S-PG_{min}})^2}{R_{PG}} = \frac{(45V - 11V)^2}{10.5k\Omega} = 110mW \]

The selected resistor should be capable of supporting the total power at maximum operating temperature, 60°C. An 0805 (2012) will support the power requirement.

\[ \overline{FT} \text{ pin:} \]

Connect \( \overline{FT} \) pin to the logic input and to the logic power supply via a resistor, as required for the proper input level of the supervisor functions.

Power Dissipation and Junction Temperature:
First use Figure 13 (Junction Temperature vs. Input Current) to find the final junction temperature for 9A load current at 60°C ambient temperature. In Figure 13 (illustrated in Figure 22) draw a vertical line from 9A to intersect the 60°C ambient temperature line. At the intersection draw a horizontal line towards the Y-axis (Junction Temperature). The Junction Temperature at maximum load current (9A) and 60°C ambient is 115°C.

\[ R_{DS(on)} = 11m\Omega \text{ maximum at } 25°C \]

\[ R_{DS(on)} = 11m\Omega \times 1.38 = 15.18m\Omega \text{ maximum at } 115°C \]

Maximum power dissipation is:

\[ Pd_{max} = I_{in}^2 \times R_{DS(on)} = (9A)^2 \times 15.18m\Omega = 1.23W \]

Recalculate \( T_J \):

\[ T_{J_{max}} = 60°C + \left( \frac{45°C}{60°C} \times (9A)^2 \times 15.18m\Omega \right) = 115.3°C \]

\[ \text{Figure 22: Example 1 final MOSFET junction temperature at } 9A/60°C T_A \]

Reverse Current Threshold:
The following procedure demonstrates how to calculate the minimum required reverse current in the internal MOSFET to generate a reverse fault condition and turn off the internal MOSFET.

At maximum junction temperature (115°C) and maximum \( R_{DS(on)} \):

\[ I_{s, reverse} = \frac{V_{RVS-TH}}{R_{DS(on)}} = \frac{-6mV}{15.18m\Omega} = -395mA \]

Peak current under input short is:

At typical response time:

\[ I_{PEAK} = \frac{V_s \times I_{RIS}}{L_{PARASITIC}} = \frac{45V \times 80ns}{60nH} = 60A \]
At maximum response time:

\[ I_{PEAK} = \frac{V_S \cdot t_{RYS}}{L_{PARASITIC}} = \frac{45V \cdot 150ns}{60nH} = 112.5A \]

Avalanche Energy:

\[ E_{AS} = \frac{1}{2} \cdot \frac{1.3 \cdot BV_{DSS} \cdot V_L \cdot t_{AV}}{L_{PARASITIC} \cdot I_{PEAK}^2} \]

\[ E_{AS} = \frac{1}{2} \cdot \frac{1.3 \cdot 60V \cdot 45V}{60nH \cdot 112.5A^2} = 897\mu J \]

The avalanche energy is well below the total MOSFET specified peak current of 150A for 300ns and below the rated avalanche energy. The specified energy can be calculated from Single Pulse Avalanche Current as specified in the Absolute Maximum Ratings table:

\[ \frac{1}{2} \cdot 1.3 \cdot BV_{DSS} \cdot I_{AS} \cdot t_{AV} = \frac{1}{2} \cdot 1.3 \cdot 60V \cdot 33A \cdot 11\mu s = 14mJ \]

From the BC846 datasheet:

- NPN general-purpose transistor
- \( V_{CEO} = 65V \) Collector-Emitter maximum voltage
- \( I_c = 100mA \) maximum collector current
- \( h_{FE} = 110 \) minimum at \( I_c=2mA \)
- \( V_{BE} = 0.580V \) to 0.70V Base-Emitter voltage at \( I_c = 2mA \) and 25°C
- \( R_{0J-A} = 500^\circ C/W \) Junction to ambient thermal resistance.

Select Zener Diode: A Zener diode with low bias current and \( V_Z=10 \) in small foot print is suitable for this application. An exemplary Zener diode is the MM3Z10VST1 the from ON Semiconductor.

From the MM3Z10VST1 datasheet:

- 10V, 200mW Zener Diode
- \( V_Z = 9.80V \) to 10.2V Zener voltage range
- \( I_R = 10\mu A \) will hold the Zener breakdown voltage at 9.8V

\[ R_{LIMIT} = \frac{V_{Z_{-MIN}} - V_{BE\,(on)}}{I_{VC\_MAX}} = \frac{9.8V - 0.7V}{2.1mA} = 4.33k\Omega \]

Or 4.32kΩ 1%

\[ I_{B\_MAX} = \frac{I_{C\_MAX}}{h_{FE\_MIN}} = \frac{3mA}{110} = 27.27\mu A \]

Rz Calculation:

Use 120\mu A as minimum for the Zener diode reverse leakage current and Q2 base current combined.

\[ R_z = \frac{V_{P_{-MIN}} - V_{Z\_MAX}}{I_z + I_{B\_MAX}} = \frac{40V - 10.2V}{120\mu A} = 248k\Omega \]

Select \( R_z \approx 249k\Omega \) 1%

Maximum Q1 collector current:

\[ I_{C\_MAX} = \frac{V_{Z\_MAX} - V_{BE\_MIN}}{R_{LIMIT\_MIN}} = \frac{10.2V - 0.50V}{4.32k\Omega \cdot 0.98} = 2.29mA \]

Maximum Q2 power dissipation

\[ Pd_{Q1} = I_{C\_MAX} \cdot [Vin_{MAX} - V_{VC\_CLM} - (V_{Z\_MIN} - V_{EB\_MAX})] \]

\[ Pd_{Q1} = 2.29mA \cdot [45V - 11V - (9.8V - 0.7V)] = 57mW \]

Transistor temperature rise

\[ T_{RISE\_Q1} = Pd_{Q1} \cdot R_{\theta_{AB}} = 57mW \cdot 500^\circ C \cdot W = 28.50^\circ C \]
Layout Recommendation:

Use the following general guidelines when designing printed circuit boards. An example of the typical land pattern for the PI2127 is shown in Figure 25:

- Make sure to have a solid ground (return) plane to reduce circuit parasitic.

- Connect all S pads together with a wide trace to reduce trace parasitics to accommodate the high current input, and also connect all D pads together with a wide trace to accommodate the high current output.

- Connect the SP pin to the S pins and connect the SN pin to D pins as shown in Figure 25.

- Use 1oz of copper or thicker if possible to reduce trace resistance and reduce power dissipation.

Figure 24: PI2127 in high side +48V application, VC is biased through constant current circuit.

Figure 25: PI2127 layout recommendation
Ordering Information

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Package</th>
<th>Transport Media</th>
</tr>
</thead>
<tbody>
<tr>
<td>PI2127-01-LGIZ</td>
<td>7mm x 8mm 17-pin LGA</td>
<td>T&amp;R</td>
</tr>
</tbody>
</table>
Footprint Recommendation:

Notes:
SM = Solder mask defined
Pad = Copper defined
All dimensions are finished values.
Drawing is "top view" perspective.
Warranty

Vicor products are guaranteed for two years from date of shipment against defects in material or workmanship when in normal use and service. This warranty does not extend to products subjected to misuse, accident, or improper application or maintenance. Vicor shall not be liable for collateral or consequential damage. This warranty is extended to the original purchaser only.

EXCEPT FOR THE FOREGOING EXPRESS WARRANTY, VICOR MAKES NO WARRANTY, EXPRESS OR LIMITED, INCLUDING, BUT NOT LIMITED TO, THE WARRANTY OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE.

Vicor will repair or replace defective products in accordance with its own best judgment. For service under this warranty, the buyer must contact Vicor to obtain a Return Material Authorization (RMA) number and shipping instructions. Products returned without prior authorization will be returned to the buyer. The buyer will pay all charges incurred in returning the product to the factory. Vicor will pay all reshipment charges if the product was defective within the terms of this warranty.

Information published by Vicor has been carefully checked and is believed to be accurate; however, no responsibility is assumed for inaccuracies. Vicor reserves the right to make changes to any products without further notice to improve reliability, function, or design. Vicor does not assume any liability arising out of the application or use of any product or circuit; neither does it convey any license under its patent rights nor the rights of others. Vicor general policy does not recommend the use of its components in life support applications wherein a failure or malfunction may directly threaten life or injury. Per Vicor Terms and Conditions of Sale, the user of Vicor components in life support applications assumes all risks of such use and indemnifies Vicor against all damages.

Vicor's comprehensive line of power solutions includes high density AC-DC and DC-DC modules and accessory components, fully configurable AC-DC and DC-DC power supplies, and complete custom power systems.

Information furnished by Vicor is believed to be accurate and reliable. However, no responsibility is assumed by Vicor for its use. Vicor components are not designed to be used in applications, such as life support systems, wherein a failure or malfunction could result in injury or death. All sales are subject to Vicor's Terms and Conditions of Sale, which are available upon request.

Specifications are subject to change without notice.