

Figure 12.1a — Typical configuration using remote sense



Figure 12.1b — Typical configuration using SC control (optional CHR, 25µF maximum in SC configuration.)

## **Functional Description**

The MicroRAM has an internal passive filter, (Figure 12.2) that effectively attenuates ripple in the 50kHz to 1MHz range. An active filter provides attenuation from low frequency up to the 1MHz range. The user must set the headroom voltage of the active block with the external R<sub>HR</sub> resistor to optimize performance. The MicroRAM must be connected as shown in Figures 12.1a or 12.1b depending on the load-sensing method. The transient load current performance can be increased by the addition of optional C<sub>TRAN</sub> capacitance to the C<sub>TRAN</sub> pin. The low-frequency ripple attenuation can be increased by addition of optional C<sub>HR</sub> capacitance to the V<sub>REF</sub> pin as shown in Figures 12.3a and 12.3b.

Transient load current is supplied by the internal  $C_{TRAN}$  capacitance, plus optional external capacitance, during the time it takes the converter loop to respond to the increase in load. The MicroRAM's active loop responds in roughly one microsecond to output voltage perturbations. There are limitations to the magnitude and the rate of change of the transient current that the MicroRAM can

sustain while the converter responds. See Figures 12.8 through 12.16 for examples of dynamic performance. A larger headroom voltage setting will provide increased transient performance, ripple attenuation, and power dissipation while reducing overall efficiency. (Figures 12.4a, 12.4b, 12.4c and 12.4d)

The active loop senses the output current and reduces the headroom voltage in a linear fashion to approximate constant power dissipation of MicroRAM with increasing loads. (Figures 12.7, 12.8 and 12.9) The headroom setting can be reduced to decrease power dissipation where the transient requirement is low and efficient ripple attenuation is the primary performance concern.

The active dynamic headroom range is limited on the low end by the initial headroom setting and the maximum expected load. If the maximum load in the application is 10A, for example, the 1A headroom can be set 75mV lower to conserve power and still have active headroom at the maximum load current of 10A. The high-end or maximum headroom range is limited by the internal ORing diode function.



The SC or trim-up function can be used when remote sensing is not available on the source converter or is not desirable. It is specifically designed for converters with a 1.23V reference and a 1k $\Omega$  input impedance like Vicor Maxi, Mini, Micro converters. In comparison to remote sensing, the SC configuration will have an error in the load voltage versus load current. It will be proportional to the output current and the resistance of the load path from the output of the MicroRAM to the load.

The ORing feature prevents current flowing from the output of the MicroRAM back through its input terminal in a redundant system configuration in the event that a converter output fails. When the converter output supplying the MicroRAM droops below the ORed output voltage potential of the redundant system, the input of the MicroRAM is isolated from its output. Less than 50mA will flow out of the input terminal of the MicroRAM over the full range of input voltage under this condition.

Load capacitance can affect the overall phase margin of the MicroRAM active loop as well as the phase margin of the converter loop. The distributed variables such as inductance of the load path, the capacitor type and value as well as its ESR and ESL also affect transient capability at the load. The following guidelines should be considered when point-of-load capacitance is used with the MicroRAM in order to maintain a minimum of 30 degrees of phase margin.

- **1.** Using ceramic load capacitance with  $<1m\Omega$  ESR and <1nH ESL:
  - **a.** 20 200µF requires 20nH of trace / wire load path inductance
  - **b.**  $200 1,000\mu$ F requires 60nH of trace / wire load path inductance
- 2. For the case where load capacitance is connected directly to the output of the MicroRAM, i.e., no trace inductance, and the ESR is  $>1m\Omega$ :
  - a. 20 200µF load capacitance needs an ESL of >50nH
  - **b.**  $200 1,000 \mu F$  load capacitance needs an ESL of >5nH
- **3.** Adding low ESR capacitance directly at the output terminals of MicroRAM is not recommended and may cause stability problems.
- **4.** In practice, the distributed board or wire inductance at a load or on a load board will be sufficient to isolate the output of the MicroRAM from any load capacitance and minimize any appreciable effect on phase margin.



Figure 12.2 — MicroRAM block diagram



**Figure 12.3a** — The small signal attenuation performance as measured on a network analyzer with a typical module at 28V and 10A output. The low frequency attenuation can be enhanced by connecting a  $100\mu$ F capacitor, C<sub>HR</sub>, to the VREF pin as shown in Figures 12.1 and 12.2



**Figure 12.3b** — The small signal attenuation performance as measured on a network analyzer with a typical module at 5V and 10A. The low frequency attenuation can be enhanced by connecting a  $100\mu$ F capacitor, C<sub>HR</sub>, to the VREF pin as shown in Figures 12.1 and 12.2









*Figure 12.4b* — Graph of simulated results demonstrating the tradeoff of attenuation vs. headroom setting at 20A and a equivalent 100°C baseplate temperature at 28V



Figure 12.4c — MicroRAM attenuation vs. power dissipation at 3V, 20A



Figure 12.4d — MicroRAM attenuation vs. power dissipation at 28V, 20A



200mV

1Å

2A

6A

4 A

8A

10A

 $I_{LOAD}$ 

12A

14A

16A

18A



Maxi, Mini, Micro Family DC-DC Converters and Configurable Power Supplies

17kΩ 18kΩ 19kΩ 20kΩ 21kΩ

20A

Figure 12.5 — Headroom vs. load current at 3V output



Figure 12.6 — Headroom vs. load current at 15V output



Figure 12.7 — Headroom vs. load current at 28V output





**Figure 12.8** — V375A28C600B and  $\mu$ RAM: Input and output ripple @ 50% (10A) load CH1 = VIN; CH2 = VOUT; VIN – VOUT = 332mV; R<sub>HR</sub> = 178k $\Omega$ 



dynamic response  $C_{TRAN} = 820\mu F$  Electrolytic; 33% of load step of 6.5A (10 – 16.5A);  $R_{HR} = 178k\Omega$  (Configured as in Figures 12.1a and 12.1b)



**Figure 12.12** — V300B12C250B and  $\mu$ RAM; Input and output dynamic response no added  $C_{TRAN}$ ; 18% of 20A rating load step of 3.5A (10 – 13.5A);  $R_{HR} = 80 k \Omega$ (Configured as in Figures 12.1a and 12.1b)



**Figure 12.9** — V375A28C600B and  $\mu$ RAM; Input and output dynamic response no added C<sub>TRAN</sub>; 20% of 20A rating load step of 4A (10 – 14A); R<sub>HR</sub> = 178k $\Omega$  (Configured as in Figures 12.1a and 12.1b)







**Figure 12.13** — V300B12C250B and  $\mu$ RAM; Input and output dynamic response  $C_{TRAN} = 820\mu$ F Electrolytic; 30% of load step of 6A (10 – 16A);  $R_{HR} = 80k\Omega$ (Configured as in Figures 12.1a and 12.1b)





**Figure 12.14** — V48C5C100B and  $\mu$ RAM; Input and output ripple @ 50% (10A) load CH1 = VIN; CH2 = VOUT; VIN – VOUT = 327mV; R<sub>HR</sub> = 31k $\Omega$ (Configured as in Figures 12.1a and 12.1b)



**Figure 12.16** — V48C5C100B and  $\mu$ RAM; Input and output dynamic response  $C_{TRAN} = 820\mu$ F Electrolytic; 35% of load step of 7A (10 – 17A);  $R_{HR} = 31k\Omega$ (Configured as in Figures 12.1a and 12.b)

## Notes:

The measurements in Figures 12.8 - 12.16 were taken with a µRAM2C21 and standard scope probes set at 20MHz bandwidth scope setting.

The criteria for transient current capability was as follows: The transient load current step was incremented from 10A to the peak value indicated, then stepped back to 10A until the resulting output peak to peak measured ~ 40mV.



**Figure 12.15** — V48C5C100B and  $\mu$ RAM; Input and output dynamic response no added  $C_{TRAN}$  23% of 20A rating load step of 4.5A (10 – 14.5A);  $R_{HR} = 31k\Omega$ (Configured as in Figures 12.1a and 12.1b)

