



# NBM™ Bus Converter

### NBM2317S60D1580T0R



## Non-Isolated, Fixed-Ratio Bidirectional DC-DC Converter

#### **Features & Benefits**

- 97.9% peak efficiency
- · Bidirectional start up and steady-state operation
- Up to 8kW/in<sup>3</sup> power density
- Maximum continuous output power: 1000W
  - Up to 1.5kW, 2ms peak power capability
- Rated output current, step-down operation
  - 80A continuous
  - 120A transient, up to 2ms
- Rated output current, step-up operation
  - 20A continuous
  - 30A transient, up to 2ms
- Parallel operation for multi-kW arrays
- OV, OC, UV, short circuit and thermal shut down

#### **Typical Applications**

- DC Power Distribution
- High-Performance Computing Systems (HPC)
- Mild Hybrid and Autonomous Vehicles
- Automated Test Equipment (ATE)
- Industrial Systems
- High-Density Power Supplies
- Communications Systems
- Transportation
- Bidirectional DC Energy Storage

| Product Ratings (Step-Down Operation)           |                               |  |  |  |  |
|-------------------------------------------------|-------------------------------|--|--|--|--|
| V <sub>HI</sub> = 54V (40 – 60V)                | $I_{LO} = up \text{ to } 80A$ |  |  |  |  |
| V <sub>LO</sub> = 13.5V (10 – 15V)<br>(NO LOAD) | K = 1/4                       |  |  |  |  |

#### **Product Description**

The NBM2317S60D1580T0R is a high-efficiency Non-Isolated Bus Converter operating from a 40 to  $60V_{DC}$  high-side voltage bus to deliver a ratiometric low-side voltage from 10 to  $15V_{DC}$ .

The NBM2317S60D1580T0R offers low noise, fast transient response, and industry-leading efficiency and power density. In addition, it provides an AC impedance beyond the bandwidth of most downstream regulators, allowing input capacitance normally located at the input of a PoL regulator to be located at the high side of the NBM. With a high-side to low-side K factor of 1/4, that capacitance value can be reduced by a factor of 16x, resulting in savings of board area, material and total system cost.

Leveraging the thermal and density benefits of Vicor SM-ChiP packaging technology, the NBM offers flexible thermal management options with very low top- and bottom-side thermal impedances. Thermally-adept SM-ChiP-based power components enable customers to achieve low-cost power system solutions with previously unattainable system size, weight and efficiency attributes guickly and predictably.

The NBM non-isolated topology allows bidirectional start up and steady-state operation and provides bidirectional fault detection and shut down.

#### **Package Information**

- Thermally-Adept SM-ChiP™
- 22.8 x 17.3 x 5.2mm
   [0.90 x 0.68 x 0.20in]
- Weight: 8.67g



## **Typical Applications**



NBM2317S60D1580T0R + point-of-load



NBM2317S60D1580T0R in step-down operation powering point-of-load regulator and direct load



NBM2317S60D1580T0R in step-up operation powering PRM + VTM and MCD + MCM



# **Terminal Configuration**



# **Terminal Descriptions**

| Terminal Number | Signal Name | Туре            | Function                                                     |
|-----------------|-------------|-----------------|--------------------------------------------------------------|
| 1, 4            | +VHI        | HIGH SIDE POWER | High-side power positive terminals                           |
| 2               | TM / OG     | OUTPUT          | Temperature Monitor and Output Good                          |
| 3               | EN          | INPUT           | NBM enable/disable control                                   |
| 5               | +VLO        | LOW SIDE POWER  | Low-side power positive terminal                             |
| 6               | PGND        | POWER RETURN    | Common negative high-side and low-side power return terminal |

## **Part Ordering Information**

| Part Number                | Temperature Grade       | Option                                | Tray Size                                               |
|----------------------------|-------------------------|---------------------------------------|---------------------------------------------------------|
| NBM2317S60D1580 <b>T0R</b> | <b>T</b> = -40 to 125°C | <b>0R</b> = Reversible Analog Control | 323 x 136 x 12mm<br>55 parts per tray<br>Vicor PN 52735 |

## **Storage and Handling Information**

**Note:** For compressive loading refer to <u>Application Note AN:036</u>, "Recommendations for Maximum Compressive Force of Heat Sinks." For handling and assembly processing, and for rework considerations refer to <u>Application Note AN:701</u>, "SM-ChiP Reflow Soldering Recommendations."

| Attribute                                                | Comments                                      | Specification                          |  |  |
|----------------------------------------------------------|-----------------------------------------------|----------------------------------------|--|--|
| Storage Temperature Range                                | T-Grade                                       | −40 to 125°C                           |  |  |
| Operating Internal Temperature Range (T <sub>INT</sub> ) | T-Grade                                       | −40 to 125°C                           |  |  |
| Weight                                                   |                                               | 8.67g                                  |  |  |
| Package Plating                                          |                                               | 75µm copper with ENiG surface finish   |  |  |
| MSL Rating                                               |                                               | MSL3, 245°C maximum reflow temperature |  |  |
| CCD Dation                                               | Human Body Model<br>ESDA / JEDEC JDS-001-2012 | Class 1C, 1kV to < 2kV                 |  |  |
| ESD Rating                                               | Charged Device Model<br>JESD22-C101-E         | CLASS II, 200V to < 500V               |  |  |

## **Reliability and Agency Approvals**

| Attribute                  | Comments Value                                                                       |      |      |  |  |
|----------------------------|--------------------------------------------------------------------------------------|------|------|--|--|
|                            | Telcordia Issue 2, Method I Case 3; 25°C Ground Benign, Controlled                   | 15   |      |  |  |
| MTBF                       | MIL-HDBK-217Plus Parts Count - 25°C Ground Benign,<br>Stationary, Indoors / Computer | 6.41 | MHrs |  |  |
|                            | cTÜVus EN 62368-1, UL 62368-1, CAN/CSA-C22.2 No. 62368-1                             |      |      |  |  |
| Agency Approvals/Standards | UKCA, electrical equipment (safety) regulations                                      |      |      |  |  |
|                            | CE Marked for Low Voltage Directive and RoHS Recast Directive, as applicable         |      |      |  |  |

#### **Absolute Maximum Ratings**

The absolute maximum ratings below are stress ratings only. Operation at or beyond these maximum ratings can cause permanent damage to the device.

| Parameter            | Comments    | Min  | Max  | Unit |
|----------------------|-------------|------|------|------|
| +VHI to PGND         |             | -1   | 70   | V    |
| VHI or VLO Slew Rate | Operational |      | 1    | V/µs |
| +VLO to PGND         |             | -1   | 17.5 | V    |
| TM / OG to PGND      |             | -0.3 | 5.7  | V    |
| EN to PGND           |             | -0.3 | 5.7  | V    |



## **Electrical Specifications**

| Attribute                                           | Symbol                    | Conditions / Notes                                                                              | Min        | Тур        | Max  | Unit        |
|-----------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------|------------|------------|------|-------------|
|                                                     |                           |                                                                                                 |            |            |      |             |
|                                                     | ertrain Specifi           | cation – Step-Down Operation (High-Voltage Side                                                 | to Low-Vol | tage Side) | ı    |             |
| High-Side Input Voltage Range                       | V <sub>HI_DC</sub>        | Continuous, operating                                                                           | 40         | 54         | 60   | V           |
| Controller Initialization                           | V <sub>C-ACTIVE</sub>     | V <sub>HI_DC</sub> voltage where controller is initialized                                      | 5          |            |      | V           |
| High-Side Input Quiescent Current                   | I <sub>HI_Q</sub>         | Disabled, EN low, $V_{HI\_DC} = 54V$                                                            |            | 5.4        |      | mA          |
|                                                     | .ui_Q                     | T <sub>INTERNAL</sub> ≤ 100°C                                                                   |            |            | 8    |             |
|                                                     |                           | V <sub>HI DC</sub> = 54V                                                                        |            | 4.9        | 7    |             |
| No Load Power Dissipation                           | $P_{HI\_NL}$              | · n_bc - · ·                                                                                    | 2          |            | 9.3  | W           |
| 110 Loud Fower Bissipation                          | ' HI_NL                   | $V_{HI,DC} = 40 - 60V$                                                                          |            |            | 9.3  |             |
|                                                     |                           | VHI_DC = 40 00V                                                                                 |            |            | 12.5 |             |
| High-Side Input Inrush Current Peak                 |                           | $V_{HI\_DC} = 54V$ , $C_{LO\_EXT} = 3000\mu$ F, no load                                         |            | 2.1        |      | А           |
| riigh-side input iiirush Curient reak               | HI_INR_PK                 | T <sub>INTERNAL</sub> ≤ 100°C                                                                   |            |            | 5    | A           |
| DC High-Side Input Current                          | I <sub>HI_IN_DC</sub>     | At I <sub>LO_OUT_DC</sub> = 80A, T <sub>INTERNAL</sub> ≤ 100°C                                  |            |            | 21.1 | А           |
| Transformation Ratio                                | K                         | High voltage side to low voltage side,<br>$K = V_{LO\_DC} / V_{HI\_DC}$ , at no load            |            | 1/4        |      | V/V         |
|                                                     | I <sub>LO_OUT_DC</sub>    | Continuous; $40V \le V_{HI\_DC} \le 54V$                                                        |            |            | 80   | 80<br>120 A |
| Low-Side Output Current                             | I <sub>LO_OUT_PULSE</sub> | 2ms pulse, 25% duty cycle,<br>$I_{LO\_OUT\_AVG} \le 50\%$ rated $I_{LO\_OUT\_DC}$               |            |            | 120  |             |
|                                                     | P <sub>LO_OUT_DC</sub>    | Continuous; 54V < V <sub>HI_DC</sub> ≤ 60V                                                      |            |            | 1000 |             |
| Low-Side Output Power                               | P <sub>LO_OUT_PULSE</sub> | 2ms pulse, 25% duty cycle,<br>$P_{LO\_OUT\_AVG} \le 50\%$ rated $P_{LO\_OUT\_DC}$               |            |            | 1500 | W           |
|                                                     |                           | $V_{HI\_DC} = 54V$ , $I_{LO\_OUT\_DC} = 80A$                                                    | 96.6       | 97.0       |      | %           |
| Efficiency (Ambient)                                | $\eta_{AMB}$              | $V_{HI\_DC} = 40 - 54V$ , $I_{LO\_OUT\_DC} = 80A$                                               | 95.6       |            |      |             |
|                                                     |                           | $V_{HI\_DC} = 54V$ , $I_{LO\_OUT\_DC} = 40A$                                                    | 97.3       | 97.8       |      |             |
| =550 1 (0.1.1)                                      |                           | $V_{HI\_DC} = 54V$ , $I_{LO\_OUT\_DC} = 80A$                                                    | 96.1       | 96.6       |      |             |
| Efficiency (Hot)                                    | $\eta_{HOT}$              | $V_{HI\_DC} = 54V$ , $I_{LO\_OUT\_DC} = 40A$                                                    | 97.3       | 97.7       |      | %           |
| Efficiency (Over Load Range)                        | η <sub>20%</sub>          | 16A < I <sub>LO_OUT_DC</sub> < 80A                                                              | 94.8       |            |      | %           |
|                                                     | R <sub>LO_COLD</sub>      | $V_{HI\_DC} = 54V$ , $I_{LO\_OUT\_DC} = 80A$ , $T_{INTERNAL} = -40$ °C                          | 2.6        | 3.4        | 4.2  |             |
| Low-Side Output Resistance                          | R <sub>LO_AMB</sub>       | $V_{HI\ DC} = 54V$ , $I_{LO\ OUT\ DC} = 80A$                                                    | 3.3        | 4.1        | 5.0  | mΩ          |
|                                                     | R <sub>LO_HOT</sub>       | V <sub>HI_DC</sub> = 54V, I <sub>LO_OUT_DC</sub> = 80A, T <sub>INTERNAL</sub> = 100°C           | 4.1        | 5.0        | 5.9  |             |
| Switching Frequency                                 | F <sub>SW</sub>           | Low-side voltage ripple frequency = 2x F <sub>SW</sub>                                          |            | 1.74       |      | MHz         |
| Low-Side Output Voltage Ripple                      | V <sub>LO_OUT_PP</sub>    | $C_{LO\_OUT\_EXT} = 0\mu$ F, $I_{LO\_OUT\_DC} = 80$ A, $V_{HI\_DC} = 54$ V, 20MHz BW            |            | 200        |      | mV          |
| Love state output voitage hippie                    | * LO_OUT_PP               | T <sub>INTERNAL</sub> ≤ 100°C                                                                   |            |            | 300  | 1117        |
| Effective High-Side Input<br>Capacitance (Internal) | C <sub>HLINT</sub>        | Effective value at 54V <sub>HI_DC</sub>                                                         |            | 2.9        |      | μF          |
| Effective Low-Side Output<br>Capacitance (Internal) | C <sub>LO_INT</sub>       | Effective value at 13.5V <sub>LO_DC</sub>                                                       |            | 30         |      | μF          |
| •                                                   | C <sub>LO_OUT_EXT</sub>   | Excessive capacitance may drive module into short circuit fault                                 |            |            | 3000 | μF          |
| Rated Low-Side Output<br>Capacitance (External)     | C <sub>LO_OUT_AEXT</sub>  | Parallel array operation; $C_{LO\_OUT\_EXT\ MAX}$ , where $N = the number of units in parallel$ |            |            |      | μF          |



| Attribute                                             | Symbol                      | Conditions / Notes                                                                                                                                          | Min        | Тур         | Max  | Unit |
|-------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------|------|------|
|                                                       |                             |                                                                                                                                                             |            |             |      |      |
| Powertrain Fault                                      | Shut-Down Sp                | ecification – Step-Down Operation (High-Voltage S                                                                                                           | ide to Lov | v-Voltage S | ide) |      |
| Auto Restart Time                                     | t <sub>AUTO_RESTART</sub>   | Start up into a persistent fault condition. Non-latching fault detection given $V_{Hl\_DC} > V_{Hl\_UVLO+}$                                                 | 904        | 970         | 1035 | ms   |
| High-Side Input Overvoltage<br>Lockout Threshold      | V <sub>HI_OVLO+</sub>       |                                                                                                                                                             |            | 66.9        | 68   | V    |
| High-Side Input Overvoltage<br>Recovery Threshold     | V <sub>HI_OVLO</sub>        |                                                                                                                                                             | 60         | 65.5        |      | V    |
| High-Side Input Overvoltage<br>Lockout Hysteresis     | V <sub>HI_OVLO_HYST</sub>   |                                                                                                                                                             |            | 1.4         |      | V    |
| High-Side Input Overvoltage<br>Lockout Response Time  | t <sub>HI_OVLO</sub>        |                                                                                                                                                             |            | 1           |      | μs   |
| High-Side Input Undervoltage<br>Lockout Threshold     | V <sub>HI_UVLO</sub> _      |                                                                                                                                                             | 26         | 28.7        |      | V    |
| High-Side Input Undervoltage<br>Recovery Threshold    | V <sub>HI_UVLO+</sub>       |                                                                                                                                                             |            | 30.5        | 40   | V    |
| High-Side Input Undervoltage<br>Lockout Hysteresis    | V <sub>HI_UVLO_HYST</sub>   |                                                                                                                                                             |            | 2.2         |      | V    |
| High-Side Input Undervoltage<br>Lockout Response Time | t <sub>HLUVLO</sub>         |                                                                                                                                                             |            | 1           |      | μs   |
| Input-to-Output Undervoltage<br>Start-Up Delay        | t <sub>HI_TO_LO_DELAY</sub> | From $V_{HI\_DC} = V_{HI\_UVLO+}$ to powertrain active,<br>EN floating (i.e., one-time start-up delay from<br>application of $V_{HI\_DC}$ to $V_{LO\_DC}$ ) |            | 150         | 225  | μs   |
| Low-Side Output Soft-Start                            |                             | $C_{LO\_OUT\_EXT} = 0\mu F$ , $V_{HI\_DC} = 54V$ , no load; from powertrain active; fast current limit fault detection disabled during soft-start           |            | 250         |      | μs   |
| Ramp Time                                             | t <sub>LO_SOFT_START</sub>  | $C_{LO\_OUT\_EXT} = 3000 \mu F$ , $V_{HI\_DC} = 54 V$ , no load; from powertrain active; fast current limit fault detection disabled during soft-start      |            |             | 13   | ms   |
| Low-Side Output Overcurrent<br>Trip Threshold         | I <sub>LO_OUT_OCP</sub>     |                                                                                                                                                             | 81         | 95          | 110  | А    |
| Low-Side Output Overcurrent<br>Response Time Constant | t <sub>LO_OUT_OCP</sub>     |                                                                                                                                                             | 2          |             | 4.3  | ms   |
| Low-Side Output Short Circuit<br>Fault Trip Threshold | I <sub>LO_OUT_SCP</sub>     |                                                                                                                                                             | 120        |             |      | А    |
| Low-Side Output Short Circuit<br>Fault Response Time  | t <sub>LO_OUT_SCP</sub>     |                                                                                                                                                             |            | 1           |      | μs   |
| Overtemperature<br>Shutdown Threshold                 | t <sub>OTP+</sub>           | Temperature sensor located inside controller IC                                                                                                             | 125        |             |      | °C   |
| Overtemperature<br>Recovery Threshold                 | t <sub>OTP</sub>            |                                                                                                                                                             | 105        | 110         | 115  | °C   |



| Attribute                                            | Symbol                    | Conditions / Notes                                                                                                            | Min        | Тур       | Max   | Unit |
|------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------|-----------|-------|------|
|                                                      |                           |                                                                                                                               |            |           |       |      |
| General Pov                                          | vertrain Speci            | fication – Step-Up Operation (Low-Voltage Side to                                                                             | High-Volta | age Side) | _     |      |
| Low-Side Input Voltage Range                         | $V_{LO\_DC}$              | Continuous, operating                                                                                                         | 10         | 13.5      | 15    | V    |
| Controller Initialization                            | $V_{C\text{-ACTIVE}}$     | $V_{\text{LO}\_{DC}}$ voltage where controller is initialized                                                                 | 5          |           |       | V    |
| Low-Side Input Quiescent Current                     | l                         | Disabled, EN low, V <sub>LO_DC</sub> = 13.5V                                                                                  |            | 19        |       | mA   |
| Low-side input Quiescent Current                     | I <sub>LO_Q</sub>         | T <sub>INTERNAL</sub> ≤ 100°C                                                                                                 |            |           | 25    | IIIA |
|                                                      |                           | V <sub>LO_DC</sub> = 13.5V                                                                                                    |            | 5         | 7     |      |
| No-Load Power Dissipation                            | $P_{LO\_NL}$              |                                                                                                                               | 3          |           | 11    | W    |
| No Load Fower Dissipation                            | ' LO_NL                   | $V_{10,DC} = 10 - 15V$                                                                                                        |            |           | 8     | •    |
|                                                      |                           | √[0_bc = 10 13√                                                                                                               |            |           | 14    |      |
| Low-Side Input Inrush Current Peak                   | l                         | $V_{LO\_DC}$ = 15V, $C_{HI\_EXT}$ = 187.5 $\mu$ F, no load                                                                    |            | 8.4       |       | А    |
| Low Side input infusir current reak                  | I <sub>LO_INR_PK</sub>    | T <sub>INTERNAL</sub> ≤ 100°C                                                                                                 |            |           | 20    |      |
| DC Low-Side Input Current                            | I <sub>LO_IN_DC</sub>     | At I <sub>HI_OUT_DC</sub> = 20A, T <sub>INTERNAL</sub> ≤ 100°C                                                                |            |           | 82    | А    |
| Transformation Ratio                                 | K                         | Low-voltage side to high-voltage side,<br>$K = V_{HL,DC} / V_{LO,DC}$ , at no load                                            |            | 4         |       | V/V  |
|                                                      | I <sub>HI_OUT_DC</sub>    | Continuous; $10V \le V_{LO\_DC} \le 13.5V$                                                                                    |            |           | 20    | А    |
| High-Side Output Current                             | I <sub>HI_OUT_PULSE</sub> | 2ms pulse, 25% duty cycle,<br>$I_{HI\_OUT\_AVG} \le 50\%$ rated $I_{HI\_OUT\_DC}$                                             |            |           | 30    |      |
|                                                      | P <sub>HI_OUT_DC</sub>    | Continuous; $13.5V < V_{LO\_DC} \le 15V$                                                                                      |            |           | 1000  |      |
| High-Side Output Power                               | P <sub>HI_OUT_PULSE</sub> | 2ms pulse, 25% duty cycle,<br>P <sub>HI_OUT_AVG</sub> ≤ 50% rated P <sub>HI_OUT_DC</sub>                                      |            |           | 1500  | W    |
|                                                      |                           | $V_{LO\_DC} = 13.5V$ , $I_{HI\_OUT\_DC} = 20A$                                                                                | 96.5       | 97.0      |       | %    |
| Efficiency (Ambient)                                 | $\eta_{AMB}$              | V <sub>LO_DC</sub> = 10 – 15V, I <sub>HI_OUT_DC</sub> = 20A                                                                   | 95.5       |           |       |      |
|                                                      |                           | $V_{LO\_DC} = 13.5V$ , $I_{HI\_OUT\_DC} = 10A$                                                                                | 97.3       | 97.8      |       |      |
| - (II.)                                              |                           | $V_{LO\_DC} = 13.5V, I_{HI\_OUT\_DC} = 20A$                                                                                   | 96.0       | 96.5      |       | %    |
| Efficiency (Hot)                                     | $\eta_{HOT}$              | $V_{LO\_DC} = 13.5V$ , $I_{HI\_OUT\_DC} = 10A$                                                                                | 97.3       | 97.7      |       |      |
| Efficiency (Over Load Range)                         | η <sub>20%</sub>          | 4A < I <sub>HI_OUT_DC</sub> < 20A                                                                                             | 94.8       |           |       | %    |
|                                                      | R <sub>HI_COLD</sub>      | V <sub>LO_DC</sub> = 13.5V, I <sub>HI_OUT_DC</sub> = 20A, T <sub>INTERNAL</sub> = -40°C                                       | 50         | 65        | 80    |      |
| High-Side Output Resistance                          | R <sub>HI_AMB</sub>       | $V_{LO\_DC} = 13.5V$ , $I_{HI\_OUT\_DC} = 20A$                                                                                | 62         | 80        | 98    | mΩ   |
|                                                      | R <sub>HI_HOT</sub>       | V <sub>LO_DC</sub> = 13.5V, I <sub>HI_OUT_DC</sub> = 20A, T <sub>INTERNAL</sub> = 100°C                                       | 75         | 91        | 118   |      |
| Switching Frequency                                  | F <sub>SW</sub>           | High-side output voltage ripple frequency = $2x F_{SW}$                                                                       |            | 1.74      |       | MHz  |
| High-Side Output Voltage Ripple                      | $V_{HI\_OUT\_PP}$         | $C_{HLOUT\_EXT} = 0\mu$ F, $I_{HLOUT\_DC} = 20$ A, $V_{LO\_DC} = 13.5$ V, 20MHz BW                                            |            | 400       |       | mV   |
| J 1.2.1 1.2.pac romage impore                        | · nI_UU1_PP               | T <sub>INTERNAL</sub> ≤ 100°C                                                                                                 |            |           | 600   |      |
| Effective Low-Side Input Capacitance (Internal)      | C <sub>LO_INT</sub>       | Effective value at 13.5V <sub>LO_DC</sub>                                                                                     |            | 30        |       | μF   |
| Effective High-Side<br>Output Capacitance (Internal) | $C_{HI\_INT}$             | Effective value at 54V <sub>HI_DC</sub>                                                                                       |            | 2.9       |       | μF   |
| Rated High-Side Output Capacitance                   | C <sub>HI_OUT_EXT</sub>   | At start up with no load; excessive capacitance may prevent module start up                                                   |            |           | 187.5 | μF   |
| (External)                                           | C <sub>HI_OUT_AEXT</sub>  | Parallel array operation; $C_{HLOUT\_AEXT}$ Max = N • 0.5 • $C_{HLOUT\_EXT\ MAX}$ , where N = the number of units in parallel |            |           |       | μF   |



| Attribute                                              | Symbol                      | Conditions / Notes                                                                                                                                          | Min        | Тур         | Max  | Unit |
|--------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------|------|------|
|                                                        |                             |                                                                                                                                                             |            |             |      |      |
| Powertrain Fa                                          | ult Shut-Down S             | pecification – Step-Up Operation (Low-Voltage Sid                                                                                                           | e to High- | Voltage Sid | de)  |      |
| Auto Restart Time                                      | t <sub>AUTO_RESTART</sub>   | Start up into a persistent fault condition. Non-latching fault detection given $V_{LO\_DC} > V_{LO\_UVLO+}$                                                 | 904        | 970         | 1035 | ms   |
| Low-Side Input Overvoltage<br>Lockout Threshold        | V <sub>LO_OVLO+</sub>       |                                                                                                                                                             |            | 16.7        | 17.2 | V    |
| Low-Side Input Overvoltage<br>Recovery Threshold       | V <sub>LO_OVLO</sub>        |                                                                                                                                                             | 15.4       | 15.8        |      | V    |
| Low-Side Input Overvoltage<br>Lockout Hysteresis       | V <sub>LO_OVLO_HYST</sub>   |                                                                                                                                                             |            | 0.4         |      | V    |
| Low-Side Input Overvoltage<br>Lockout Response Time    | t <sub>LO_OVLO</sub>        |                                                                                                                                                             |            | 1           |      | μs   |
| Low-Side Input Undervoltage<br>Lockout Threshold       | V <sub>LO_UVLO</sub> _      |                                                                                                                                                             | 7.5        | 8.0         |      | V    |
| Low-Side Input Undervoltage<br>Recovery Threshold      | V <sub>LO_UVLO+</sub>       |                                                                                                                                                             |            | 9           | 10   | V    |
| Low-Side Input Undervoltage<br>Lockout Hysteresis      | V <sub>LO_UVLO_HYST</sub>   |                                                                                                                                                             |            | 0.1         |      | V    |
| Low-Side Input Undervoltage<br>Lockout Response Time   | t <sub>LO_UVLO</sub>        |                                                                                                                                                             |            | 1           |      | μs   |
| Input-to-Output<br>Start-Up Delay                      | t <sub>LO_TO_HI_DELAY</sub> | From $V_{LO\_DC} = V_{LO\_UVLO+}$ to powertrain active,<br>EN floating (i.e., one-time start-up delay from<br>application of $V_{LO\_DC}$ to $V_{HI\_DC}$ ) |            | 150         | 225  | μs   |
| High-Side Output                                       | +                           | $C_{HI\_OUT\_EXT} = 0\mu F$ , $V_{LO\_DC} = 13.5V$ , no load; from powertrain active                                                                        |            | 400         |      | μs   |
| Soft-Start Ramp Time                                   | t <sub>HI_SOFT_START</sub>  | $C_{HI\_OUT\_EXT}$ = 187.5 $\mu$ F, $V_{HI\_DC}$ = 13.5V, no load; from powertrain active                                                                   |            |             | 13   | ms   |
| High-Side Output Overcurrent<br>Trip Threshold         | I <sub>HI_OUT_OCP</sub>     | Powertrain stops switching; conduction path from low side to high side still exists through body diodes of powertrain MOSFETs [a]                           | 20.25      | 24          | 27.5 | А    |
| High-Side Output Overcurrent<br>Response Time Constant | t <sub>HI_OUT_OCP</sub>     |                                                                                                                                                             | 2          |             | 4.3  | ms   |
| Overtemperature<br>Shut-Down Threshold                 | t <sub>OTP+</sub>           | Temperature sensor located inside controller IC                                                                                                             | 125        |             |      | °C   |
| Overtemperature<br>Recovery Threshold                  | t <sub>OTP</sub>            |                                                                                                                                                             | 105        | 110         | 115  | °C   |
| Undertemperature<br>Shut-Down Threshold                | t <sub>UTP</sub>            | Temperature sensor located inside controller IC                                                                                                             |            |             | -45  | °C   |

<sup>[</sup>a] Sustained current through body diodes can cause powertrain damage. See "start up and bidirectional operation" on page 15.



| Attribute                           | Symbol                  | Conditions / Notes                                                                                     | Min  | Тур | Max  | Unit    |
|-------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------|------|-----|------|---------|
|                                     | Te                      | mperature Monitor / Output Good (TM / OG) [b]                                                          |      |     |      |         |
| Powertrain active to TM / OG time   | t <sub>TM/OG</sub>      | Powertrain active to TM / OG high, start up into 3000µF low-side output capacitance                    |      |     | 13   | ms      |
| TM / OG Voltage Range               | V <sub>TM/OG</sub>      |                                                                                                        | 1.60 |     | 2.82 | V       |
| TM / OG Voltage Reference           | V <sub>TM/OG_AMB</sub>  | T <sub>J</sub> controller = 27°C                                                                       | 2.06 | 2.1 | 2.14 | V       |
| TM / OG Source Current              | I <sub>TM/OG</sub>      | TM accuracy = ±5°C                                                                                     |      |     | 200  | μA      |
| TM / OG Short Circuit Current       | I <sub>SC_TM/OG</sub>   | Maximum source current when pulled to ground externally                                                |      |     | 2    | mA      |
| TM / OG Gain                        | A <sub>TM/OG</sub>      |                                                                                                        |      | 7   |      | mV / °C |
| TM / OG Voltage Ripple              | V <sub>TM/OG_PP</sub>   | $C_{TM/OG} = 0pF, V_{HI\_DC} = 54V, I_{LO\_OUT\_DC} = 80A$                                             |      | 100 | 150  | mV      |
| TM / OG Fault Response Time         | T <sub>FR_TM/OG</sub>   | From fault to TM / OG low                                                                              |      | 2   |      | μs      |
| TM / OG Voltage                     | V <sub>TM/OG_DIS</sub>  | TM/OG held low by internal controller                                                                  |      | 0.2 |      | V       |
| TM / OG Sinking Current             | I <sub>SINK_TM/OG</sub> | Maximum current TM/OG can sink when pulled low by internal controller                                  |      |     | 4    | mA      |
|                                     |                         | Enable / Disable Control (EN) [b]                                                                      |      |     |      |         |
| Enable Pull-Up Voltage              | V <sub>EN</sub>         |                                                                                                        | 4.9  | 5.1 | 5.5  | V       |
| EN Source (Current)                 | I <sub>EN EN</sub>      |                                                                                                        | 20   | 50  |      | μΑ      |
| Enable High Threshold               | V <sub>EN_HIGH_TH</sub> |                                                                                                        | 0.9  | 1   | 1.1  | V       |
| Enable Low Threshold                | V <sub>EN_LOW_TH</sub>  |                                                                                                        | 0.7  | 0.8 | 0.9  | V       |
| EN Disable Duration                 | t <sub>EN_DIS_t</sub>   | Minimum time before attempting re-enable                                                               | 1    |     |      | S       |
| Enable Threshold Hysteresis         | V <sub>EN_HYST_TH</sub> |                                                                                                        |      | 200 |      | mV      |
| Enable to Powertrain Active Time    | t <sub>EN_START</sub>   | $V_{HL_DC} > V_{HL_UVLO+}$ , EN held low.<br>Both conditions satisfied for time > $t_{HL_TO_LO_DELAY}$ |      |     | 200  | μs      |
| EN Disable to V <sub>OUT</sub> Time | t <sub>EN_DIS</sub>     |                                                                                                        |      | 1.6 | 3    | μs      |

<sup>[</sup>b] See signal pin description section on page 15.

### **Operating Area**



**Figure 1** — Thermal specified operating area; bottom-side cooling, output power vs. case temperature



**Figure 2** — Thermal specified operating area; double-sided cooling, output power vs. case temperature



Figure 3 — Specified electrical operating area, step-down operation



Figure 4 — Specified electrical operating area, step-up operation



## **Application Characteristics, Step-Down Operation**

Temperature controlled via top side cold plate, unless otherwise noted. All data presented in this section are collected from units operating in step-down mode, processing power from high-voltage side to low-voltage side. See associated figures for general trend data.



**Figure 5** — No-load power dissipation vs.  $V_{HI\_DC}$ 



**Figure 7** — Efficiency at  $T_{CASE} = -40$ °C



**Figure 9** — Efficiency at  $T_{CASE} = 25$ °C



**Figure 6** —  $R_{LO}$  vs. input voltage,  $I_{LO\_DC}$  = 80A



**Figure 8** — Power dissipation at  $T_{CASE} = -40$ °C



**Figure 10** — Power dissipation at  $T_{CASE} = 25^{\circ}C$ 

## **Application Characteristics, Step-Down Operation (Cont.)**

Temperature controlled via top side cold plate, unless otherwise noted. All data presented in this section are collected from units operating in step-down mode, processing power from high-voltage side to low-voltage side. See associated figures for general trend data.



**Figure 11** — Efficiency at  $T_{CASE} = 85^{\circ}C$ 



**Figure 13** —  $V_{LO\_OUT\_PP}$  vs.  $I_{LO\_DC}$ ; no external  $C_{LO\_OUT\_EXT.}$  Board-mounted module, scope setting: 20MHz analog BW



**Figure 12** — Power dissipation at  $T_{CASE} = 85^{\circ}C$ 



**Figure 14** — Start up from application of EN with pre-applied  $V_{HI\_DC}$  = 54V,  $C_{LO\_OUT\_EXT}$  = 3000 $\mu$ F, no load

## **Application Characteristics, Step-Up Operation**

Temperature controlled via top-side cold plate, unless otherwise noted. All data presented in this section are collected from units operating in step-up mode, processing power from low-volage side to high-voltage side. See associated figures for general trend data.



Figure 15 — No-load power dissipation vs. V<sub>LO\_DC</sub>



**Figure 17** — Efficiency at  $T_{CASE} = -40$ °C



**Figure 19** — Efficiency at  $T_{CASE} = 25^{\circ}C$ 



**Figure 16** —  $R_{HI}$  vs. input voltage,  $I_{HI\_DC} = 20A$ 



**Figure 18** — Power dissipation at  $T_{CASE} = -40$ °C



**Figure 20** — Power dissipation at  $T_{CASE} = 25^{\circ}C$ 

## **Application Characteristics, Step-Up Operation (Cont.)**

Temperature controlled via top-side cold plate, unless otherwise noted. All data presented in this section are collected from units operating in step-up mode, processing power from low-volage side to high-voltage side. See associated figures for general trend data.



**Figure 21** — Efficiency at  $T_{CASF} = 85^{\circ}C$ 



**Figure 23** —  $V_{HI\_OUT\_PP}$  vs.  $I_{HI\_DC}$ ; no external  $C_{HI\_OUT\_EXT.}$  Board-mounted module, scope setting: 20MHz analog BW



**Figure 25** — Start up from application of EN with pre-applied  $V_{IO\_DC} = 13.5V$ ,  $C_{HI\_OUT\_EXT} = 187.5\mu$ F, no load



**Figure 22** — Power dissipation at  $T_{CASE} = 85^{\circ}C$ 



**Figure 24** — Start up from application of  $V_{LO\_DC}$  = 13.5V,  $C_{HI\ OUT\ EXT}$  = 187.5 $\mu$ F, no load

#### **Signal Pin Descriptions**

#### **Enable Control (EN)**

The EN pin enables and disables the NBM. When held low, the NBM is disabled. When allowed to float, the module will start and the EN pin is pulled up to internally generated  $V_{EN}$  (or  $V_{CC}$ ).

The EN pin is capable of being either driven high by an external open-collector or open-drain logic signal. During normal operation, EN pin output is  $V_{EN}$ . The maximum capacitance that can be placed between EN and PGND shall not exceed  $0.1\mu F$ .

In an array of NBM modules, EN pins should be interconnected to synchronize start up. The NBM modules will start simultaneously when enabled.

Note that NBM must not be disabled if a load is present on the high side while operating in step-up mode to avoid load current conduction through the powertrain MOSFET body diodes.

#### Temperature Monitor and Output Good (TM / OG)

The TM / OG pin provides temperature monitoring and power good functionalities. It can be used to accomplish the following two functions:

#### Output Good flag

This pin will be internally held low until the start up has completed. When the output voltage is in a steady-state condition after the completion of the soft start, it will internally be released and can be used as a "Ready to process full load current" flag.

This signal can be used to drive logic circuit downstream for delayed enable or connection of the load. It can also be used as "Fault flag", as the pin is pulled low internally when a fault is detected.

#### ■ Monitor the control IC temperature

After start up, this pin provides a voltage proportional to the absolute temperature of the converter control IC. It monitors the internal junction temperature of the controller IC within an accuracy of  $\pm 5^{\circ}$ C, with an approximate gain of 7mV/°C.

The following equation can be used to get the equivalent TM voltage in volts for a given junction temperature  $(T_j)$  in °C.

$$TM(V) = T_{J}(^{\circ}C) \cdot 0.007 + 1.911$$

The following equation can be used to get the junction temperature  $(T_j)$  in °C for a given TM voltage in volts.

$$T_{J}(^{o}C) = \frac{TM(V) - 1.911}{0.007}$$

#### **Start Up and Bidirectional Operation**

The NBM2317S60D1580T0R is capable of start up in both directions (step-up and step-down) once the applied voltage is greater than the undervoltage lockout threshold.

#### Start Up

#### Start up from application of input voltage

When the input voltage is applied, the internal bias supply comes up and powers the internal controller. The controller handles the powertrain switching and fault management. The typical start-up time of bias supply is 3ms from when the input voltage is reached to the controller initialization voltage (V<sub>C-ACTIVE</sub>).

When the input voltage slew rate is slower and does not reach to the input undervoltage recovery threshold (UVLO+) within the start-up time of the bias supply, the controller registers the UVLO fault and delays the start-up by the amount of auto restart time ( $t_{AUTO\_RESTART}$ ). However, if the input voltage slew rate is faster and reaches to the input UVLO+ within the start-up time of the bias supply, the output voltage starts after the input-to-output undervoltage start-up delay ( $t_{HI\_TO\_LO\_DELAY}$ ) or  $t_{LO\_TO\_HI\_DELAY}$ ) depending on the mode of operation. Refer to the electrical specifications table for timings.

#### Start up from application of EN with pre-applied input voltage

When the input voltage is pre-applied and the start-up is from application of EN signal, the output voltage starts after finishing the enable to powertrain active time ( $t_{\text{FN}}$  START).

#### **Bidirectional Operation**

The non-isolated bus converter module is fully bidirectional. Once the unit is enabled, the NBM2317S60D1580T0R will operate in step-up mode, transferring energy from low side to the high side, whenever the low-side voltage exceeds  $V_{\rm HI} \bullet K$ . The NBM2317S60D1580T0R module will operate in step-down mode, transferring energy from high side to the low side, whenever the high-side voltage exceeds  $V_{\rm LO}$  / K.

Loading must be delayed until completion of start up. The output good (TM / OG) signal pin voltage can be used to determine when the start-up has completed and the load can be safely enabled. A load must not be present on the HI-side (+VHI pin) if the powertrain is not actively switching and LO-side voltage (+V $_{\rm LO}$ ) is present: remove any HI-side load prior to disabling the module.

Conduction from LO to HI side through powertrain MOSFET body diodes will occur if the unit stops switching while a load is present on the HI side and LO-side voltage ( $+V_{LO}$ ) is present. In other words, if the powertrain is disabled through EN pin or by any fault detection and LO-side voltage ( $+V_{LO}$ ) is present, then a voltage equal to  $+V_{LO}$  minus the body diode drops will appear on the HI side, see Figure 26. Note that in this condition the NBM does not have a current-limiting mechanism from  $+V_{LO}$  to  $+V_{HI}$ . The built-in short-circuit fault shut down will stop the powertrain switching in case of a fault on the HI side; however external circuitry will be needed to limit the fault current and remove faults.



**Figure 26** — Conduction path through MOSFET body diodes under disabled or fault conditions

 $Q_{D1}$ ,  $Q_{D2}$ ,  $Q_{D3}$  are the internal power MOSFET drain-source body diodes. The voltage drop across each diode is 1.1V, and any current conduction through the diodes is not recommended.



#### SM-ChiP™ NBM



Figure 27 — NBM AC model

The NBM uses a high-frequency resonant tank to move energy from high-voltage side to low-voltage side and vice versa. The resonant LC tank, operated at high frequency, is amplitude modulated as a function of the high-side voltage and the low-side current. A small amount of capacitance embedded in the high-voltage side and low-voltage side stages of the module is sufficient for full functionality and is key to achieving high power density.

The NBM2317S60D1580T0R can be simplified into the model shown in Figure 27.

At no load:

$$V_{LO} = V_{HI} \bullet K \tag{1}$$

K represents the "turns ratio" of the NBM. Rearranging Equation 1:

$$K = \frac{V_{LO}}{V_{HI}} \tag{2}$$

In the presence of a load, V<sub>LO</sub> is represented by:

$$V_{LO} = V_{HI} \bullet K - I_{LO} \bullet R_{LO} \tag{3}$$

and I<sub>LO</sub> is represented by:

$$I_{LO} = \frac{I_{HI} - I_{HI\_Q}}{K}$$
 (4)

 $R_{LO}$  represents the impedance of the NBM, and is a function of the  $R_{DS\_ON}$  of the high-side and low-side MOSFETs and the winding resistance of the power transformer.  $I_{HI\_Q}$  represents the quiescent current of the NBM controller, gate drive circuitry and core losses.

The effective DC voltage transformer action provides additional interesting attributes. Assuming that  $R_{LO}=0\Omega$  and  $I_{HLQ}=0A$ , Equation 3 now becomes Equation 1 and is essentially load independent, resistor R is now placed in series with  $V_{HI}$ .



Figure 28 — K = 1/4 NBM with series high-side resistor

The relationship between V<sub>HI</sub> and V<sub>LO</sub> becomes:

$$V_{LO} = (V_{HI} - I_{HI} \bullet R) \bullet K \tag{5}$$

Substituting the simplified version of Equation 4 ( $I_{HLO}$  is assumed = 0A) into Equation 5 yields:

$$V_{LO} = V_{HI} \bullet K - I_{LO} \bullet R \bullet K^2 \tag{6}$$

This is similar in form to Equation 3, where  $R_{LO}$  is used to represent the characteristic impedance of the NBM. However, in this case a real resistor, R, on the high side of the NBM is effectively scaled by  $K^2$  with respect to the low side.

Assuming that R =  $1\Omega$ , the effective R as seen from the low side is  $62.5 m\Omega$ , with K = 1/4.



A similar exercise can be performed with the addition of a capacitor or shunt impedance at the high-voltage side of the NBM. A switch in series with  $V_{\rm HI}$  is added to the circuit. This is depicted in Figure 29.



Figure 29 — NBM with high-side capacitor

A change in  $V_{\rm HI}$  with the switch closed would result in a change in capacitor current according to the following equation:

$$I_C(t) = C \frac{dV_{HI}}{dt} \tag{7}$$

Assume that with the capacitor charged to  $V_{HI}$ , the switch is opened and the capacitor is discharged through the idealized NBM. In this case.

$$I_C = I_{LO} \bullet K \tag{8}$$

substituting Equation 1 and 8 into Equation 7 reveals:

$$I_{LO}(t) = \frac{C}{K^2} \bullet \frac{dV_{LO}}{dt} \tag{9}$$

The equation in terms of the low side has yielded a  $K^2$  scaling factor for C, specified in the denominator of the equation.

A K factor less than unity results in an effectively larger capacitance on the low side when expressed in terms of the high side. With K=1/4 as shown in Figure 29,  $C=1\mu F$  would appear as  $C=16\mu F$  when viewed from the low side.

Low impedance is a key requirement for powering a high-current, low-voltage load efficiently. A switching regulation stage should have minimal impedance while simultaneously providing appropriate filtering for any switched current. The use of a NBM between the regulation stage and the point of load provides a dual benefit of scaling down series impedance leading back to the source and scaling up shunt capacitance or energy storage as a function of its K factor squared. However, these benefits are not achieved if the series impedance of the NBM is too high. The impedance of the NBM must be low, i.e., well beyond the crossover frequency of the system.

A solution for keeping the impedance of the NBM low involves switching at a high frequency. This enables the use of small magnetic components because magnetizing currents remain low. Small magnetics mean small path lengths for turns. Use of low loss core material at high frequencies also reduces core losses.

The two main terms of power loss in the NBM are:

- No load power dissipation (P<sub>HL,NL</sub>): defined as the power used to power up the module with an enabled powertrain at no load.
- Resistive loss (P<sub>RLO</sub>): refers to the power loss across the NBM modeled as pure resistive impedance.

$$P_{DISSIPATED} = P_{HI\_NL} + P_{R_{IO}} \tag{10}$$

Therefore,

$$P_{LO\ OUT} = P_{HI\ IN} - P_{DISSIPATED} = P_{HI\ IN} - P_{HI\ NL} - P_{RI\ O}$$
 (11)

The above relations can be combined to calculate the overall module efficiency:

$$\eta = \frac{P_{LO\_OUT}}{P_{HI\_IN}} = \frac{P_{HI\_IN} - P_{HI\_NL} - P_{R_{LO}}}{P_{HI\_IN}}$$
(12)

$$= \frac{V_{HI} \bullet I_{HI} - P_{HI\_NL} - \left(I_{LO}\right)^2 \bullet R_{LO}}{V_{uI} \bullet I_{uI}}$$

$$=1-\left(\frac{P_{HI\_NL}+(I_{LO})^2 \bullet R_{LO}}{V_{HI} \bullet I_{HI}}\right)$$

#### **Input and Output Filter Design**

A major advantage of NBM systems versus conventional PWM converters is that the auto-transformer based NBM does not require external filtering to function properly. The resonant LC tank, operated at extreme high frequency, is amplitude modulated as a function of high-side voltage and low-side current and efficiently transfers charge through the auto-transformer. A small amount of capacitance embedded in the high-side and low-side stages of the module is sufficient for full functionality and is key to achieving power density.

This paradigm shift requires system design to carefully evaluate external filters in order to:

#### Guarantee low source impedance:

To take full advantage of the NBM's dynamic response, the impedance presented to its high-side terminals must be low from DC to approximately 5MHz. The connection of the non-isolated bus converter module to its power source should be implemented with minimal distribution inductance. In step-down operation, the interconnect inductance on the high side should not exceed 300nH; in step-up operation, the interconnect inductance on the low side should not exceed 20nH. If the interconnect inductance exceed these limits, the input side of the NBM should be bypassed with a RC damper or electrolytic capacitor to retain low source impedance and stable operation.

Further reduce high-side and/or low-side voltage ripple without sacrificing dynamic response:

Given the wide bandwidth of the module, the source response is generally the limiting factor in the overall system response. Anomalies in the response of the high-side source will appear at the low side of the module multiplied by its K factor.

Protect the module from overvoltage transients imposed by the system that would exceed maximum ratings and induce stresses:

The module high-side/low-side voltage ranges shall not be exceeded. An internal overvoltage lockout function prevents operation outside of the normal operating range.

Total load capacitance of the NBM module shall not exceed the specified maximum. Owing to the wide bandwidth and low low-side impedance of the module, low-frequency bypass capacitance and significant energy storage may be more densely and efficiently provided by adding capacitance at the high side of the module. At frequencies <500kHz the module appears as an impedance of  $R_{\rm IO}$  between the source and load.

Within this frequency range, capacitance at the high side appears as effective capacitance on the low side per the relationship defined in Equation 13.

$$C_{LO\_EXT} = \frac{C_{HI\_EXT}}{K^2} \tag{13}$$

This enables a reduction in the size and number of capacitors used in a typical system.

#### **Current Sharing**

The performance of the NBM topology is based on efficient transfer of energy through a auto-transformer without the need of closed loop control. For this reason, the transfer characteristic can be approximated by an ideal auto-transformer with a positive temperature coefficient series resistance.

This type of characteristic is close to the impedance characteristic of a DC power distribution system both in dynamic (AC) behavior and for steady state (DC) operation.

When multiple NBMs of a given part number are connected in an array, they will inherently share the load current according to the equivalent impedance divider that the system implements from the power source to the point of load. Ensuring equal current sharing among modules requires that NBM array impedances be matched.

Some general recommendations to achieve matched array impedances include:

- Dedicate common copper planes within the PCB to deliver and return the current to the modules.
- Provide as symmetric a PCB layout as possible among modules
- A dedicated input filter for each NBM in an array is recommended to prevent circulating currents.

For further details see:

AN:016 Using BCM Bus Converters in High Power Arrays



Figure 30 — NBM parallel array

#### **Input Fuse Selection**

In order to provide flexibility in configuring power systems, SM-ChiP modules are not internally fused. Input line fusing of SM-ChiP products is recommended at the system level to provide thermal protection in case of catastrophic failure.

An input fuse is required to meet safety agency conditions of acceptability. A 30A input fuse (Littelfuse® NANO<sup>2®</sup> 456 Series) is required in step-down operation to comply with safety agency conditions of acceptability. An e-fuse or a disconnect is required on the input in step-up mode. Always ascertain and observe the safety, regulatory or other agency specifications that apply to your specific application.



#### **Thermal Considerations**

The SM-ChiP™ module provides a high degree of flexibility in that it presents several pathways to remove heat from the internal power dissipating components. Heat may be removed from the top surface, the bottom surface, the power pins and the signal pins. The extent to which these surfaces are cooled is a key component in determining the maximum current that is available from an SM-ChiP, as can be seen from Figure 1.

Since the SM-ChiP has a maximum internal temperature rating, it is necessary to estimate this internal temperature based on a system-level thermal solution. Given that there are many pathways to remove heat from the SM-ChiP, it is helpful to simplify the thermal solution into a roughly equivalent circuit where power dissipation is modeled as a current source, isothermal surface temperatures are represented as voltage sources and the thermal resistances are represented as resistors.

Figure 31(a) shows the "thermal circuit" for a NBM2317 SM-ChiP in two-sided cooling application, where the product is cooled through the PCB at the bottom and a heat sink at the top. In this case, the NBM power dissipation is  $P_{\text{DISSIPATION}}$  and the top and bottom (heat sink and PCB) surface temperatures are represented as  $T_{\text{TOP\_HEAT\_SINK}}$  and  $T_{\text{PCB}}$ . This thermal system can now be very easily analyzed as an electrical network with simple resistors, voltage sources, and a current source. The results of the simulation provide an estimate of heat flow through the various dissipation pathways as well as internal temperature.

Figure 31(b) shows the thermal model for an application with single-side cooling, where the heat is dissipated through the PCB only.



Figure 31 — NBM2317S60D1580T0R two-sided cooling thermal model (a) and bottom-side cooling only (through PCB) thermal model (b).

## **Thermal Considerations (Cont.)**

| Symbol                     | Thermal Impedance<br>(°C / W) | Definition of Estimated Thermal Resistance                                                              |
|----------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------|
| $	heta_{SIGNALS}$          | 57                            | from the hottest component junction inside the NBM to the circuit board it is mounted on at SIGNALS     |
| $\theta_{	ext{+VHI}}$      | 19                            | from the hottest component junction inside the NBM to the circuit board it is mounted on at +VHI        |
| $\theta_{	ext{+VLO}}$      | 7.2                           | from the hottest component junction inside the NBM to the circuit board it is mounted on at +VLO        |
| $\theta_{	t PGND\_BOTTOM}$ | 2.0                           | from the hottest component junction inside the NBM to the circuit board it is mounted on at PGND_BOTTOM |
| $\theta_{	t PGND\_TOP}$    | 1.6                           | from the hottest component junction inside the NBM to the circuit board it is mounted on at PGND_TOP    |

**Table 1** — Thermal impedance



Figure 32 — Thermal model boundary conditions; area defined as shaded

## **NBM Package Drawing Top & Side View**



# TOP VIEW (COMPONENT SIDE)



NOTES:

1- UNLESS OTHERWISE SPECIFIED DIMENSIONS ARE MM [INCH] 2- TOLERANCES ARE: DECIMALS  $X.XX \ [X.XX] = \pm 0.25 \ [0.01] \\ X.XXX \ [X.XXX] = \pm 0.127 \ [0.005] \\ ANGLES = \pm 1^{\circ}$ 



## **NBM Package Drawing Bottom View**

## 2317 NBMTC6

(Reference DWG # 49373 Rev 2)



**BOTTOM VIEW** 

## **NBM Recommended Land Pattern (Component Side)**

## 2317 NBMTC6 (Reference DWG # 49373 Rev 2) 5.33 .210 1.00 .039 1.40 3.68 .055 .145 (2) PL. (2) PL. TM/OC 〒 $\mathbb{Z}$ 11.81 .465 Ø1.60 .063 (80) PL. PGND THERMAL AND **ELECTRICAL PAD** 0 0 2.00 .079 .93 TYP .037 9.00 (5) PL. .354 11.81 .465 2.00 V LO .079 TYP 0 7.00 15.15 .596 RECOMMENDED LAND PATTERN

Note: pin-for-pin replacement for NBM2317S60E1560T0R.

# **Revision History**

| Revision | Date     | Description                                                                                                                                           | Page Number(s) |
|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 1.0      | 07/07/21 | Initial release                                                                                                                                       | n/a            |
| 1.1      | 03/11/22 | Updated agency approvals, storage and handling; removed part ordering note                                                                            | 1, 4           |
| 1.2      | 02/23/24 | Corrected tray number                                                                                                                                 | 4              |
| 1.3      | 09/26/24 | Truncated thermal specified operating area<br>Removed waveform for start up from V <sub>HLDC</sub> and timing diagram<br>(refer to electrical tables) | 10<br>12       |
| 1.4      | 01/10/25 | Updated MSL rating                                                                                                                                    | 4              |

# Vicor's comprehensive line of power solutions includes high density AC-DC and DC-DC modules and accessory components, fully configurable AC-DC and DC-DC power supplies, and complete custom power systems.

Information furnished by Vicor is believed to be accurate and reliable. However, no responsibility is assumed by Vicor for its use. Vicor makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication. Vicor reserves the right to make changes to any products, specifications, and product descriptions at any time without notice. Information published by Vicor has been checked and is believed to be accurate at the time it was printed; however, Vicor assumes no responsibility for inaccuracies. Testing and other quality controls are used to the extent Vicor deems necessary to support Vicor's product warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

Specifications are subject to change without notice.

Visit <a href="http://www.vicorpower.com/NBM-Non-isolated-Bus-Converter-Module">http://www.vicorpower.com/NBM-Non-isolated-Bus-Converter-Module</a> for the latest product information.

#### **Vicor's Standard Terms and Conditions and Product Warranty**

All sales are subject to Vicor's Standard Terms and Conditions of Sale, and Product Warranty which are available on Vicor's webpage (<a href="http://www.vicorpower.com/termsconditionswarranty">http://www.vicorpower.com/termsconditionswarranty</a>) or upon request.

#### **Life Support Policy**

VICOR'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF VICOR CORPORATION. As used herein, life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. Per Vicor Terms and Conditions of Sale, the user of Vicor products and components in life support applications assumes all risks of such use and indemnifies Vicor against all liability and damages.

#### **Intellectual Property Notice**

Vicor and its subsidiaries own Intellectual Property (including issued U.S. and Foreign Patents and pending patent applications) relating to the products described in this data sheet. No license, whether express, implied, or arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Interested parties should contact Vicor's Intellectual Property Department.

The products described on this data sheet are protected by the following U.S. Patent Numbers: 6,911,848; 6,930,893; 6,934,166; 7,145,786; 7,782,639; 8,427,269; 9,166,481; 9,516,761; 10,199,950; 10,205,381; 10,454,361; 10,594,223; 10,658,923; 10,951,113; and for use under 6,975,098 and 6,984,965.

Contact Us: http://www.vicorpower.com/contact-us

#### **Vicor Corporation**

25 Frontage Road Andover, MA, USA 01810 Tel: 800-735-6200 Fax: 978-475-6715 www.vicorpower.com

#### email

Customer Service: <u>custserv@vicorpower.com</u> Technical Support: <u>apps@vicorpower.com</u>

©2021 – 2025 Vicor Corporation. All rights reserved. The Vicor name is a registered trademark of Vicor Corporation.

Littelfuse® and NANO<sup>2®</sup> are registered trademarks of Littelfuse, Inc.

All other trademarks, product names, logos and brands are property of their respective owners.

